This application is based upon and claims the benefit of priority of the prior Japanese Patent Application No. 2011-209796, filed on Sep. 26, 2011, the entire contents of which are incorporated herein by reference.
The embodiments discussed herein are related to a compound semiconductor device and a method of manufacturing the same.
In recent years, there has been vigorous development of electronic devices (compound semiconductor devices) having a GaN layer and an AlGaN layer sequentially formed over a substrate, wherein the GaN layer is used as an electron channel layer. One of the compound semiconductor device is known as a GaN-based high electron mobility transistor (HEMT). The GaN-based HEMT makes a wise use of a high density two-dimensional gas (2 DEG) which generates at the heterojunction interface between AlGaN and GaN.
The band gap of GaN is 3.4 eV, which is larger than the band gap of Si (1.1 eV) and the band gap of GaAs (1.4 eV). In other words, GaN has a large breakdown field strength. GaN also has a large saturation electron velocity. GaN is, therefore, a material of great promise for compound semiconductor devices operable under high voltage and capable of yielding large output. GaN is very promising also as a material for power source device directed to power saving.
However, it is very difficult to manufacture a GaN substrate with a good crystallinity. Major conventional solutions have been such as forming a GaN layer, AlGaN layer and so forth by hetero-epitaxial growth, over a Si substrate, sapphire substrate, SiC substrate or the like. In particular as for Si substrate, those having large diameter and high quality are readily available at low costs. Investigations into structures, having a GaN layer and an AlGaN layer formed over the Si substrate, have therefore been flourishing. Such investigations are exemplified by provision of a buffer layer such as AlN layer, aiming at buffering a large lattice mismatching of the GaN layer and the AlGaN layer, with respect to the Si substrate.
It has, however, been recognized that further improvement in the breakdown voltage would be difficult by the conventional techniques.
[Patent Literature 1] Japanese Laid-Open Patent Publication No. 2007-258230
[Patent Literature 2] Japanese Laid-Open Patent Publication No. 2010-245504
According to an aspect of the embodiments, compound semiconductor device includes: a substrate; a compound semiconductor stacked structure formed over the substrate; and an amorphous insulating film formed between the substrate and the compound semiconductor stacked structure.
According to another aspect of the embodiments, a method of manufacturing a compound semiconductor device includes: forming an amorphous insulating film over a substrate; and forming a compound semiconductor stacked structure over the amorphous insulating film.
The object and advantages of the invention will be realized and attained by means of the elements and combinations particularly pointed out in the claims.
It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are not restrictive of the invention.
The present inventors have extensively investigated into the reasons why the difficulty in improving the breakdown voltage has arose in prior art. One of the investigations is SIMS (secondary ion mass spectrometry) directed to analyze the interface between the AlN buffer layer and the Si substrate. The result is illustrated in
Embodiments will be detailed below, referring to the attached drawings.
A first embodiment will be described.
In the first embodiment, as illustrated in
A compound semiconductor stacked structure 8 is formed over the amorphous insulating film 2. The compound semiconductor stacked structure 8 includes a buffer layer 3, an electron channel layer 4, a spacer layer 5, an electron supply layer 6 and a cap layer 7. The buffer layer 3 may be an AlN layer having a thickness of approximately 100 nm, for example. The electron channel layer 4 may be an i-GaN layer having a thickness of approximately 3 μm, which is not intentionally doped with an impurity, for example. The spacer layer 5 may be an i-AlGaN layer having a thickness of approximately 5 nm, which is not intentionally doped with an impurity, for example. The electron supply layer 6 may be an n-type AlGaN layer having a thickness of approximately 30 nm, for example. The cap layer 7 may be an n-type GaN layer having a thickness of approximately 10 nm, for example. The electron supply layer 6 and the cap layer 7 may be doped with approximately 5×1018/cm3 of Si as an n-type impurity, for example.
An element isolation region 20 which defines an element region is formed in the compound semiconductor stacked structure 8. In the element region, openings 10s and 10d are formed in the cap layer 7. A source electrode 11s is formed in the opening 10s, and a drain electrode 11d is formed in the opening 10d. An insulating film 12 is formed so as to cover the source electrode 11s and the drain electrode 11d over the cap layer 7. An opening 13g is formed in the insulating film 12 at a position in planar view between the source electrode 11s and the drain electrode 11d, and a gate electrode 11g is formed in the opening 13g. An insulating film 14 is formed so as to cover the gate electrode 11g over the insulating film 12. While materials used for the insulating films 12 and 14 are not specifically limited, a Si nitride film may be used, for example.
In the GaN-based HEMT thus configured, the amorphous insulating film 2 exists between the substrate 1 and the buffer layer 3, and therefore atoms contained in the substrate 1 (Si, for example) and the atoms contained in the buffer layer 3 (Al, for example) are suppressed from mutually diffusing. Accordingly, the substrate 1 and the buffer layer 3 are suppressed from causing extrinsic generation of charge carriers, and from being degraded in the insulating performance. The breakdown voltage may be improved, and the leakage current may be suppressed, through the suppression of degradation in the insulating performance. Moreover, the amorphous insulating film 2 scarcely has grain boundary, which is supposed to be one reason for degradation in the breakdown voltage. Also from this point of view, the breakdown voltage is supposed to be improved.
A thickness of the amorphous insulating film 2 is not specifically limited. If the thickness of the amorphous insulating film 2 is 1 nm or smaller, however, a sufficient effect may not be obtain in some cases. It is, therefore, preferable for the amorphous insulating film 2 to have the thickness of 1 nm or larger. The thicker the amorphous insulating film 2 is, the better the insulating performance is. The thickness of the amorphous insulating film 2 exceeding 2 nm may, however, degrade the crystallinity of the compound semiconductor layer(s) contained in the compound semiconductor stacked structure 8. Accordingly, the thickness of the amorphous insulating film 2 is preferably 2 nm or smaller.
The amorphous insulating film 2 is not always necessarily to be amorphous over the entire portion thereof, but may contain micro-crystal or the like. The larger the ratio of crystal is, the more the grain boundary which serves as a leakage path increases. Accordingly, the ratio of amorphous portion is preferably 80% by volume or larger.
Next, a method of manufacturing the GaN-based HEMT (compound semiconductor device) according to the first embodiment will be explained.
First, as illustrated in
Next, as illustrated in
Next, as illustrated in
Thereafter, as illustrated in
Next, as illustrated in
Then as illustrated in
Next, as illustrated in
Next, as illustrated in
Thereafter, as illustrated in
The GaN-based HEMT according to the first embodiment may be thus manufactured.
Next, a second embodiment will be explained.
In contrast to the first embodiment, having the gate electrode 11g brought into Schottky contact with the compound semiconductor stacked structure 8, the second embodiment adopts the insulating film 12 between the gate electrode 11g and the compound semiconductor stacked structure 8, so as to allow the insulating film 12 to function as a gate insulating film. In short, the opening 13g is not formed in the insulating film 12, and a MIS-type structure is adopted.
Also the second embodiment thus configured successfully achieves, similarly to the first embodiment, the effects of improving the breakdown voltage and suppressing the leakage current, with the presence of the amorphous insulating film 2.
A material for the insulating film 12 is not specifically limited, wherein the preferable examples include oxide, nitride or oxynitride of Si, Al, Hf, Zr, Ti, Ta and W. Aluminum oxide is particularly preferable. Thickness of the insulating film 12 may be 2 nm to 200 nm, and 10 nm or around, for example.
Next, a third embodiment will be explained.
In contrast to the first embodiment, having the source electrode 11s and the drain electrode 11d formed in the openings 10s and 10d respectively, the openings 10s and 10d are not formed in the third embodiment. The source electrode 11s and the drain electrode 11d are formed on the cap layer 7.
Also the third embodiment thus configured successfully achieves, similarly to the first embodiment, the effects of improving the breakdown voltage and suppressing the leakage current, with the presence of the amorphous insulating film 2.
A fourth embodiment relates to a discrete package of a compound semiconductor device which includes a GaN-based HEMT.
In the fourth embodiment, as illustrated in
The discrete package may be manufactured by the procedures below, for example. First, the HEMT chip 210 is bonded to the land 233 of a lead frame, using a die attaching agent 234 such as solder. Next, with the wires 235g, 235d and 235s, the gate pad 226g is connected to the gate lead 232g of the lead frame, the drain pad 226d is connected to the drain lead 232d of the lead frame, and the source pad 226s is connected to the source lead 232s of the lead frame, respectively, by wire bonding. The molding with the molding resin 231 is conducted by a transfer molding process. The lead frame is then cut away.
Next, a fifth embodiment will be explained. The fifth embodiment relates to a PFC (power factor correction) circuit equipped with a compound semiconductor device which includes a GaN-based HEMT.
The PFC circuit 250 has a switching element (transistor) 251, a diode 252, a choke coil 253, capacitors 254 and 255, a diode bridge 256, and an AC power source (AC) 257. The drain electrode of the switching element 251, the anode terminal of the diode 252, and one terminal of the choke coil 253 are connected with each other. The source electrode of the switching element 251, one terminal of the capacitor 254, and one terminal of the capacitor 255 are connected with each other. The other terminal of the capacitor 254 and the other terminal of the choke coil 253 are connected with each other. The other terminal of the capacitor 255 and the cathode terminal of the diode 252 are connected with each other. A gate driver is connected to the gate electrode of the switching element 251. The AC 257 is connected between both terminals of the capacitor 254 via the diode bridge 256. A DC power source (DC) is connected between both terminals of the capacitor 255. In the embodiment, the compound semiconductor device according to any one of the first to third embodiments is used as the switching element 251.
In the process of manufacturing the PFC circuit 250, for example, the switching element 251 is connected to the diode 252, the choke coil 253 and so forth with solder, for example.
Next, a sixth embodiment will be explained. The sixth embodiment relates to a power supply apparatus equipped with a compound semiconductor device which includes a GaN-based HEMT.
The power supply apparatus includes a high-voltage, primary-side circuit 261, a low-voltage, secondary-side circuit 262, and a transformer 263 arranged between the primary-side circuit 261 and the secondary-side circuit 262.
The primary-side circuit 261 includes the PFC circuit 250 according to the fifth embodiment, and an inverter circuit, which may be a full-bridge inverter circuit 260, for example, connected between both terminals of the capacitor 255 in the PFC circuit 250. The full-bridge inverter circuit 260 includes a plurality of (four, in the embodiment) switching elements 264a, 264b, 264c and 264d.
The secondary-side circuit 262 includes a plurality of (three, in the embodiment) switching elements 265a, 265b and 265c.
In the embodiment, the compound semiconductor device according to any one of first to third embodiments is used for the switching element 251 of the PFC circuit 250, and for the switching elements 264a, 264b, 264c and 264d of the full-bridge inverter circuit 260. The PFC circuit 250 and the full-bridge inverter circuit 260 are components of the primary-side circuit 261. On the other hand, a silicon-based general MIS-FET (field effect transistor) is used for the switching elements 265a, 265b and 265c of the secondary-side circuit 262.
Next, a seventh embodiment will be explained. The seventh embodiment relates to a high-frequency amplifier equipped with the compound semiconductor device which includes a GaN-based HEMT.
The high-frequency amplifier includes a digital predistortion circuit 271, mixers 272a and 272b, and a power amplifier 273.
The digital predistortion circuit 271 compensates non-linear distortion in input signals. The mixer 272a mixes the input signal having the non-linear distortion already compensated, with an AC signal. The power amplifier 273 includes the compound semiconductor device according to any one of the first to third embodiments, and amplifies the input signal mixed with the AC signal. In the illustrated example of the embodiment, the signal on the output side may be mixed, upon switching, with an AC signal by the mixer 272b, and may be sent back to the digital predistortion circuit 271.
Composition of the compound semiconductor layers used for the compound semiconductor stacked structure is not specifically limited, and GaN, AlN, InN and so forth may be used. Also mixed crystals of them may be used. For example, the buffer layer may be an AlGaN layer, or a stack of an AlN layer and an AlGaN layer.
In the embodiments, the substrate may be a silicon carbide (SiC) substrate, a sapphire substrate, a silicon substrate, a GaN substrate, a GaAs substrate or the like. The substrate may be any of electro-conductive, semi-insulating, and insulating ones.
Configurations of the gate electrode, the source electrode and the drain electrode are not limited to those in the above-described embodiments. For example, they may be configured by a single layer. The method of forming these electrodes is not limited to the lift-off process. The annealing after the formation of the source electrode and the drain electrode is omissible, so long the ohmic characteristic is obtainable. The gate electrode may be annealed.
The thickness and materials for composing the individual layers are not limited to those described in the embodiments.
Next, results of an experiment, conducted by the present inventors for the purpose of investigating into the effects of the amorphous insulating film, will be explained.
In the experiment, two types of samples 31 and 32 illustrated in
After the samples 31 and 32 were prepared as described above, a gold electrode of 200 nm thick was formed on the surface of the AlN layer 23 of each of the samples 31 and 32. An IV meter was then connected between the back surface of the Si substrate 21 and the gold electrode, and leakage current of the samples 31 and 32 was measured while continuously sweeping the voltage. Results are shown in
According to the compound semiconductor devices and so forth described above, the breakdown voltage can further be elevated, with the presence of the amorphous insulating film between the substrate and the compound semiconductor stacked structure.
All examples and conditional language provided herein are intended for pedagogical purposes of aiding the reader in understanding the invention and the concepts contributed by the inventor to further the art, and are not to be construed as limitations to such specifically recited examples and conditions, nor does the organization of such examples in the specification relate to a showing of the superiority and inferiority of the invention. Although one or more embodiments of the present invention have been described in detail, it should be understood that the various changes, substitutions, and alterations could be made hereto without departing from the spirit and scope of the invention.
Number | Date | Country | Kind |
---|---|---|---|
2011-209796 | Sep 2011 | JP | national |