1) Field of the Invention
This invention relates generally to a device and the fabrication of a semiconductor device and more particularly to a device and a method of manufacturing a semiconductor device having copper interconnects.
2) Description of the Prior Art
Copper (Cu) and Cu alloys have received considerable attention as a candidate for replacing Al in VLSI interconnect metallization. Cu has a lower resistivity than Al. In addition, Cu has improved electrical properties vis-a-vis W, making Cu a desirable metal for use as a conductive plug as well as conductive wiring.
Electroless plating and electroplating of Cu and Cu alloys offer the prospect of low cost, high throughput, high quality plated films and efficient via contact/via hole and trench filling capabilities. Electroless plating generally involves the controlled autocatalytic deposition of a continuous film on the catalytic surface by the interaction in solution of a metal salt and a chemical reducing agent. Electroplating comprises the electrodeposition of an adherent metallic coating on an electrode employing externally supplied electrons to reduce metal ions in the plating solution. A seed layer is required to catalyze electroless deposition or to carry electrical current for electroplating. For electroplating, the seed layer must be continuous. For electroless plating, very thin catalytic layers, e.g., less than 100 Angstroms, can be employed in the form of islets of catalytic metal.
There are disadvantages attendant upon the use of Cu or Cu alloys. For example, Cu readily diffuses through silicon dioxide, the typical dielectric interlayer material employed in the manufacture of semiconductor devices, into silicon elements and adversely affects device performance.
One approach to forming Cu plugs and wiring comprises the use of damascene structures employing CMP. However, due to Cu diffusion through dielectric interlayer materials, such as silicon dioxide, Cu interconnect structures must be encapsulated by a diffusion barrier layer. Typical diffusion barrier metals include tantalum (Ta), tantalum nitride (TaN), titanium nitride (TiN), titanium-tungsten (TiW), and silicon nitride (Si3N4) for encapsulating Cu. The use of such barrier materials to encapsulate Cu is not limited to the interface between Cu and the dielectric interlayer, but includes interfaces with other metals as well.
Another disadvantage of Cu is that it exhibits poor electromigration resistance. Accordingly, there exists a need for semiconductor methodology enabling the formation of reliable Cu or Cu alloy interconnection patterns with improved electromigration resistance. There exist a particular need for simplified methodology enabling the formation of electromigration resistant Cu interconnects in high speed integrated circuits having submicron design features.
It is an object an embodiment of the present invention to provide a structure and a method for fabricating a connection comprised of copper having a compound cap layer.
An example embodiment of the present invention provides a structure and method of manufacturing a copper connecting which is characterized as follows. A copper interconnect is formed over a structure. A tin layer is formed on the copper interconnect. The tin layer and copper interconnect are annealed to form a Cu—Sn compound cap layer on the copper interconnect.
In another embodiment a dielectric cap layer is formed on the Cu—Sn compound cap layer.
In yet another example embodiment, the cap layer is comprised of nickel.
The above advantages and features are of representative embodiments only, and are not exhaustive and/or exclusive. They are presented only to assist in understanding the invention. It should be understood that they are not representative of all the inventions defined by the claims, to be considered limitations on the invention as defined by the claims, or limitations on equivalents to the claims. For instance, some of these advantages may be mutually contradictory, in that they cannot be simultaneously present in a single embodiment. Similarly, some advantages are applicable to one aspect of the invention, and inapplicable to others. Furthermore, certain aspects of the claimed invention have not been discussed herein. However, no inference should be drawn regarding those discussed herein relative to those not discussed herein other than for purposes of space and reducing repetition. Thus, this summary of features and advantages should not be considered dispositive in determining equivalence. Additional features and advantages of the invention will become apparent in the following description, from the drawings, and from the claims.
The features and advantages of a semiconductor device according to the present invention and further details of a process of fabricating such a semiconductor device in accordance with the present invention will be more clearly understood from the following description taken in conjunction with the accompanying drawings in which like reference numerals designate similar or corresponding elements, regions and portions and in which:
An example embodiment of the invention is an interconnect structure comprising: an interconnect and a compound metal cap layer. Referring to
A compound is a distinct substance formed by chemical union of two or more ingredients in definite proportion.
The embodiment's compound cap layer provides many benefits. The compound cap layer can provide a barrier capping effect to the Cu to minimize the out-diffusion of Cu and therefore improve the EM performance of Cu. The conductivity of such compound as Cu3Sn is about 8.9 micro-ohm-cm.
The compound cap layer has excellent adhesion to dielectric cap layers, especially SiN and SiC dielectric cap layers.
Note, that the terms such first interconnect/layer, second interconnect/layer, are relative terms and can refer to any level structure.
In a first example embodiment, the Cu—Sn compound cap layer is formed using a selective Sn plating.
In a second example embodiment, the Cu—Sn compound cap layer is formed using a Sn sputter.
In a third example embodiment, a Ni cap layer is formed on the Cu interconnect preferably using a selective Ni plating,
Selective Sn Plating For Compound Metal Cap Layer
In a first embodiment shown in
Provide Interconnect
Referring
The lower capping layer 14 (e.g., dielectric capping layer) is preferably comprised of SiCO, SiCN, SiC or SiN or combinations thereof and is most preferably comprised of SiC or SiN. The barrier layer preferably has a thickness between 450 Å and 550 Å.
Next we form an inter metal dielectric (IMD) layer 16 over the semiconductor structure 12. The IMD layer is preferably comprised of oxide or low K or Ultra low K material and can be formed by a chemical vapor deposition process. The inter metal dielectric layer preferably has a thickness between 6000 Å and 30,000 Å.
We form an interconnect opening in the inter metal dielectric layer 16. The interconnect opening is preferably a dual damascene shaped opening. The interconnect opening can be a single damascenes opening for the first level metal.
We then form a barrier layer 18 on the IMD layer 16 in at least the interconnect opening. The barrier layer 18 is preferably comprised of a metal barrier layer, Ta, TaN, TiW or W and preferably has a thickness between 100 and 500 Å.
Still referring to
The copper interconnect is preferably formed using a sputter or plating process and most preferably formed using a electroplating process.
Next, preferably we perform a chemical-mechanical polish (CMP) process to planarized the copper interconnect to a level about even with the top surface of the IMD layer 16.
Form a Tin (Sn) Layer on the Copper Interconnect
Referring to
The tin layer is preferably comprised of Sn with a concentration between 99 and 99.5% Sn and is most preferably essentially pure Sn. Normally the Sn from the plating process contains some small amount of impurities from the plating bath.
Thermally Anneal the Tin Layer to Form a Cu—Sn Compound Cap Layer on the Copper Interconnect
As shown in
The most common Cu—Sn compound phases are Cu3Sn and Cu6Sn5. The exact phase will depend on the compositions and the heat treatment temperature. A preferred embodiment uses Cu3Sn because Cu3Sn is more stable than Cu6Sn5. Cu6Sn5 can transform into Cu3Sn during a solid state anneal.
A compound is a distinct substance formed by chemical union of two or more ingredients in definite proportion.
The Cu3Sn is an intermetalic compound with a crystalline structure different from its constitutes (Cu or Sn)). The Cu3Sn has a very specific ratio of Cu to Sn.
The embodiment's Cu—Sn compound cap layer 34 is self aligned over the Cu interconnect 20 through liquid-solid reaction of between the Sn(l) and Cu (s).
The Cu—Sn compound cap layer 34 is preferably comprised of Cux Sny, such as Cu3Sn and Cu6Sn5.
The thermal anneal is performed at a temperature between 240 and 320 degrees C. and more preferably between 260 and 300 degrees C.; and for a time between 1 minute and 10 minutes; in an inert gas atmosphere preferably of N2 or Ar or N2+H2. The anneal temperature can be constant or a profile as long as a uniform temperature across the wafer and no significant stress built up occurs across the wafer.
A liquid-solid reaction occurs between copper interconnect and Sn layer to form the (Cu3Sn ) Cu—Sn compound cap layer.
At temperatures above 240 degrees C., the Sn layer will change to liquid phase/form. This liquid Sn is very reactive with solid Cu and can form real compound Cu3Sn if control the temperature and time properly.
The anneal changes Sn solid into Sn liquid. Then the liquid Sn reacts with the solid Cu to form a Cu—Sn compound. The anneal is preferably not primarily a solid Sn-Solid Cu diffusion process.
Referring to
Liquid Sn and solid Cu will react during temperature holding above the liquification temperature of Sn. It is thought that initially, Cu will dissolve in the Sn(l) due to the solubility of Cu and Sn(l). Localized super saturation will always exist and Cu3Sn will precipitate at the Sn(L)/Cu(s) interface with the proper control of the temperature and time. A uniform layer of CuSn can be formed on top of a Cu line.
The continuous Cu—Sn (Cu3Sn) compound cap layer forms a strong and hard diffusion barrier and confinement layer.
Referring to
Form a Dielectric Cap Layer on the Cu—Sn Compound Cap Layer and the IMD Layer
Referring to
The dielectric cap layer 38 preferably has a thickness of between 450 and 550 Å.
Sn Sputtering
In the second embodiment, a Sn sputter step forms the tin layer that is reacted to form the Cu—Sn compound cap layer over the Cu interconnect. The corresponding elements can be formed as described above in the first embodiment.
Referring to
A lower capping layer 214 is formed over a semiconductor structure 212.
Next we form an inter metal dielectric (IMD) layer 216 over the semiconductor structure 212.
We form an interconnect opening in the IMD layer 216 and the lower capping layer 214. The interconnect can be any shape such as a single damascene opening or dual damascene opening. The interconnect is preferably a dual damascene shaped opening.
We then form a barrier layer 218 on the IMD layer 216 in at least the interconnect opening.
Still referring to
Next we perform a chemical-mechanical polish (CMP) process to planarized the copper interconnect to a level about even with the top surface of the IMD layer 216. The chemical-mechanical polish (CMP) process can produce recesses/voids (tiger teeth voids) in the interconnect 220 as described herein.
Sputtering Sn on the Copper Interconnect and the IMD Layer
As shown in
The tin layer is preferably comprised of Sn with a concentration between 99 and 99.9% Sn.
Anneal the Tin Layer to Form a Cu—Sn Compound Cap Layer
Referring to
The thermal anneal is preferably performed as described above. The anneal changes the Sn to liquid phase where the liquid Sn can flow to fill any voids/recesses on the interconnect.
Removing Any Unreacted Tin Layer Over the Dielectric Layer
Referring to
The remaining unreacted Sn preferably can be removed by wet clean using either diluted HCl (for example, 1 to 3% by volume HCl in water) or other diluted acidic chemicals solutions. While due to the high resistance of Cu3Sn compounds to the above chemicals, no Cu3Sn will be affected. Since all the Cu surfaces have been changed into Cu3Sn surface, Cu will not affected too.
Form a Dielectric Cap Layer on the Cu—Sn Compound Cap Layer and the IMD Layer
Referring to
Ni Metal Cap Layer
In the third embodiment, preferably a selective Ni plating step forms the Ni layer that is reacted with Cu to form the Ni cap layer over the Cu interconnect. The corresponding elements can be formed as described above.
Referring to
A lower dielectric capping layer 314 is formed over a semiconductor structure 312.
Next we form an IMD layer 316 over the semiconductor structure 312.
We form an interconnect opening in the IMD layer 316 and the lower cap layer. The interconnect is preferably a dual damascene shaped opening.
We then form a barrier layer 318 on the IMD layer 316 in at least the interconnect opening.
Still referring to
Next we perform a chemical-mechanical polish (CMP) process to planarized the copper interconnect to a level about even with the top surface of the IMD layer 316. The chemical-mechanical polish (CMP) can create recesses in the interconnect as described herein.
Form a Nickel (Ni) Layer on the Copper Interconnect
Referring to
The nickel layer 330 is preferably formed by selectively plating Ni on the copper interconnect 320. The nickel layer can be formed by other processes such as sputtering. However, it may be difficult to remove the Ni layer from over the non-interconnect areas.
The nickel layer preferably comprised of essentially pure Ni.
The continuous Ni cap layer forms a strong and hard diffusion barrier and confinement layer.
Forming a Dielectric Cap Layer 338 on the Ni Cap Layer
Referring to
The embodiment's “Conductive Compound Capping Layer” CuXMY can be Cu—Sn compounds, such as Cu3Sn, etc.
Cu (Sn) alloys with different Sn contents possessed higher EM performances although the interconnect resistance increased. This implies that the EM performance for the “Conductive Compound Capping Layer” will be better than Cu itself.
Same example embodiments can have the some following advantages:
The embodiment's Cu—Sn compound capping layers can also be used as a cap layer in a UMB in flip-chip technology. As shown in
Also another option, the embodiment's Sn—Cu capping layers can be used in the conductive pad surface metallization in PCB's. As shown in
Referring to
The embodiment's can fill the recesses or tiger teeth with metal or compound cap layer to alleviate the recess problem.
Although this invention has been described relative to specific insulating materials, conductive materials and apparatuses for depositing and etching these materials, it is not limited to the specific materials or apparatuses but only to their specific characteristics, such as conformal and nonconformal, and capabilities, such as depositing and etching, and other materials and apparatus can be substituted as is well understood by those skilled in the microelectronics arts after appreciating the present invention
Given the variety of embodiments of the present invention just described, the above description and illustrations show not be taken as limiting the scope of the present invention defined by the claims.
While the invention has been particularly shown and described with reference to the preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made without departing from the spirit and scope of the invention. It is intended to cover various modifications and similar arrangements and procedures, and the scope of the appended claims therefore should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements and procedures.