The present invention relates to semiconductor devices. In particular, it relates to contact structure for semiconductor devices.
In a Metal-Semiconductor interface, there exists a rectifying barrier known as Schottky barrier, the magnitude of this barrier called Schottky barrier height depends on the work-functions of the Metal-Semiconductor combination used. Unlike Semiconductors, work-functions are intrinsic properties of metals; little could be done but to choose the metal with the right work-functions for the desired effect: high barrier height as rectifiers or low barrier height to lower contact resistance. However, most devices require that the metal also have low resistivity for better performance. Faced with these restrictions, Metal-Semiconductor compounds, such as Metal-Silicides were introduced resulting in Silicide-Semiconductor interface which provided device manufacturers with additional choices. As a matter of fact, all high-performance CMOS devices incorporate Silicide into their structural design.
With the current interest in Optoelectronics and high-frequency devices, there is a need for even lower barrier height for ultra low contact resistance. Recently, it has been discovered that the Fermi-level of Germanium is pinned very close (˜0.1 eV) to its valence band. As such, ultra low contact resistance involving Germanide/p-Germanium interface is currently being tested and verified.
Plus the likelihood of future CMOS devices either incorporating Germanium into its substrate or adopting a Schottky-Barrier-MOS design, there is a need to further expand the idea of Silicide-Semiconductor interface.
Embodiments of the present invention offer additional alternatives to control the barrier height in semiconductor devices. Barrier heights are successfully controlled through contact structure configured according to embodiments of the present invention.
In accordance with one aspect of the present invention, there is provided a contact structure for semiconductor devices. In one embodiment, the semiconductor device has a substrate of one type of semiconductor material, such as silicon. A contact structure is formed on the substrate, and the contact structure is formed of a compound of a metal and a second type of semiconductor material, such as germanium. The contact structure according to embodiments of the present invention therefore includes a semiconductor material, formed on a substrate which is of a different type of semiconductor material. An effect of either increased or decreased barrier height is obtained in a semiconductor device employing such a contact structure.
In accordance with another aspect of the present invention, there is provided a method for forming a contact structure for semiconductor devices. In one embodiment, a substrate of a first type of semiconductor material is provided onto which, a layer of second type of semiconductor material is formed. A layer of metal is then formed on the layer of second semiconductor material. Upon annealing, a contact structure is formed, which is a compound of the metal and the second semiconductor material, onto the substrate. The first type of semiconductor material may be silicon, the layer of second type of semiconductor material may be a layer of germanium. Upon annealing, a metal-germanide is formed on the silicon substrate as the contact structure.
Other aspects and advantages of the present invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the inventive concept of the present invention.
These and other aspects and advantages of the present invention will be described in detail with reference to the accompanying drawings, in which:
For the purpose of illustration, embodiments of the present invention will be described to structures and methods of forming the structures, which may be described as applicable in various semiconductor devices. Nevertheless, it will be understood by one skilled in the art that embodiments of the present invention are applicable to semiconductor devices which are of different types from the examples shown here.
As shown in
Thereafter, the stack 120 is annealed, as shown in step 150, at a temperature of about 200° C. to about 700° C. during which, the metal layer 114 reacts with germanium layer 112, and form a metal-germanide layer 116 on the substrate 110. Metal-germanide layer 116 is therefore formed on substrate 110, as a contact structure. The thickness ratio of the metal layer to germanium layer may be within a range of about 0 to 20%, centered at a ratio whereby the deposited germanium and metal fully consumes each other to form the desired germanide. If the metal is platinum, the ratio is between 0.54 to 0.80 and if the metal is nickel, the ratio is between 0.47 to 0.70.
The contact structure illustrated above may be used in various applications and/or various types of semiconductor devices, as described below.
As shown in
Upon formation of platinum 250, an annealing process is carried out, at a temperature between about 200° C. and about 700° C., to cause reaction between Pt 250 and germanium 240, to form a metal-germanide, in this case a Pt-Germanide contact 260. After the removal of the unreacted metal via a wet etch, a contact structure 200 is formed, which acts as a Schottky Barrier for the p-SBMOS device, as shown in
In the present embodiment, Pt-Germanide contact 260 serves as the source and drain, and is in direct contact with channel 218,. In SBMOS devices, the contact structure according to the present embodiment has an increased barrier height across the contact/source/drain and the channel. Having obtained an increased barrier height, a semiconductor device may be made of a reduced gate length without suffering high leakages.
Upon formation of platinum layer 350, an annealing process is carried out, at a temperature between about 200° C. and about 700° C. Upon annealing, Pt layer 350 and germanium layer 340 react with each other, and form a metal-germanide, in this case a Pt-Germanide contact 360 on gate 320, source and drain 332 and 334. After the removal of the unreacted metal, a contact structure 300 is formed, which acts as an ohmic contact for the p-MOS device, as shown in
The selective germanium growth process may be a chemical vapor deposition process, a physical vapor deposition process, a molecular beam epitaxy process, a reactive sputtering process, or any other type of thin film deposition process. The annealing process may be a furnace annealing, or a rapid thermal annealing.
It will be understood by those skilled in the relevant arts, that the present invention is not limited to embodiments illustrated above. For example, the present invention is not limited to semiconductor devices in which the substrate is made of silicon material, and the contact is made of germanide. Semiconductor devices may also be the types where the substrate is made of germanium or germanium-silicon compound, and the contact is made of a different type of semiconductor material.
As noted herein, in the preferred embodiments, the semiconductor material may include silicon carbide, but can also be selected from the group consisting of zinc selenide (ZnSe), gallium nitride (GaN), diamond, boron nitride (BN), gallium phosphide (GaP), and aluminum nitride (AlN).
The metal material may be platinum, but can also be one or more selected from the group consisting of gold (Au), nickel (Ni), platinum (Pt), palladium (Pd), silver (Ag), chromium (Cr), Aluminum (Al), or any of their alloys, for example nickel platinum (NixPt1-x, where x is an integer to form various combinations of nickel and platinum). As these metals demonstrate, the high work function metal is often a low reactivity or noble metal. The metal used is chosen for its conductive/contact properties and can be nickel, platinum, palladium or any of their alloys, and these can be deposited via a variety of methods including sputtering, physical vapor deposition or chemical vapor deposition.
Experiments have been carried out, to evaluate the performances and properties of the semiconductor devices employing contact structures according to embodiments of the present invention.
In one example, a test sample is prepared by magnetron sputtering minute circular Ge pillars of 1 mm in diameter and 60 nm in thickness onto an n-Si (100) wafer substrate, after a brief dilute HF dip of the substrate to remove any native oxide. Thereafter, 35 nm and 40 nm Pt and Ni films are deposited onto the Ge pillars, without breaking vacuum or removing the shadow mask. Depositions of both films are performed at room temperature at pressures of 5×10−7 Torr or lower. The test samples with respective Pt and Ni films deposited thereon, are then subjected to Rapid Thermal Annealing (RTA) for 30 seconds at about 450° C., in nitrogen ambient. IV measurements are carried out to extract the barrier height of each of the test samples, while X-Ray Diffraction (XRD) and Transmission Electron Microscopy (TEM) techniques are used to study the formation and interface of the metal germanide on silicon stack. In order to get ohmic contact on the n-Si substrate for the IV measurement, Ti and Al of 50 nm thickness each were deposited by magnetron sputter on the back side of the substrate, after a standard dilute HF cleaning. Depositions are carried out in room temperature, at a pressure of 5×10−6 Torr or lower.
It can be seen from the IV measurements shown in
In test samples using Pt as the metal material (i.e. test samples 1(a) and 1(b)), it shows that a slight increase in the metal film thickness of 5 nm results in a significant increase in barrier height. The barrier height of 0.80 eV, is close to that of PtSi contact structure formed on n-Si substrate, which suggests that the slightly thicker Pt results in a layer of PtSi in between PtGe and n-Si substrate. PtGe contact structure formed on Si substrate according to embodiment of the present invention therefore has a relatively low resistivity, as compared to conventional contact structure in which PtSi contact is formed on Si substrate.
In test samples with Ni selected as the metal layer material (i.e. test samples 2(a) and 2(b)), the barrier height of 0.68 eV demonstrated in test sample 2(b) is closer to the barrier height of NiSi contact formed on n-Si substrate. Experimental results of test samples 2(a) and 2(b) suggest that the extra Ni deposited resulted in a thin layer of NiSi in between NiGe and n-Si, which lowers the barrier height.
Although embodiments of the present invention have been illustrated in conjunction with the accompanying drawings and described in the foregoing detailed description, it should be appreciated that the invention is not limited to the embodiments disclosed, and is capable of numerous rearrangements, modifications, alternatives and substitutions without departing from the spirit of the invention as set forth and recited by the following claims.
Number | Date | Country | |
---|---|---|---|
60828336 | Oct 2006 | US |