The present invention relates generally to the fabrication of semiconductor devices, and more particularly to copper (Cu) interconnects with an embedded dielectric cap between lines.
In integrated circuits (ICs), interconnects are structures that connect two or more circuit elements (such as transistors) together electrically. The design and layout of interconnects on an IC is vital to its proper function, performance, power efficiency, reliability, and fabrication yield. The material that interconnects are made from depends on many factors. Chemical and mechanical compatibility with the semiconductor substrate and the dielectric in between the levels of interconnect is necessary, otherwise barrier layers are needed. Suitability for fabrication is also required; some chemistries and processes prevent integration of materials and unit processes into a larger technology (recipe) for IC fabrication. In fabrication, interconnects are formed during the Back End of Line (BEOL) after the fabrication of the transistors on the substrate.
Copper interconnects are used in silicon ICs to reduce propagation delays and power consumption. Since copper is a better conductor than aluminum, ICs using copper for their interconnects can have interconnects with narrower dimensions and use less energy to pass electricity through them. Together, these effects lead to ICs with better performance. The transition from aluminum to copper required significant developments in fabrication techniques, including radically different methods for patterning the metal as well as the introduction of barrier metal layers to isolate the silicon from potentially damaging copper atoms.
Time-Dependent Dielectric Breakdown (TDDB) is a kind of transistor aging, a failure mechanism in MOSFETs, when the gate oxide breaks down as a result of long-time application of relatively low electric field (as opposed to immediate breakdown, which is caused by strong electric field). The breakdown is caused by formation of a conducting path through the gate oxide to substrate due to electron tunneling current, when MOSFETs are operated close to or beyond their specified operating voltages.
Embodiments of the present invention include copper interconnects with an embedded dielectric cap between lines and a method of making the same. The interconnect structure comprises a plurality of interconnect lines formed in a dielectric layer of a semiconductor device. The copper interconnect further comprises a first dielectric cap formed between each interconnect line of the plurality of interconnect lines. The copper interconnect further comprises a second dielectric cap formed on top of the plurality of interconnect lines and the first dielectric cap, wherein the second dielectric cap formed on top of the first dielectric cap forms a bi-layer dielectric cap between the plurality of interconnect lines.
The method of making the copper interconnects with an embedded dielectric cap between lines includes forming a plurality of cut cavities in a layer of a dielectric material on an interconnect structure, wherein each cut cavity of the plurality of cut cavities forms a line cut. Next, a barrier material is deposited over a first exposed surfaces of each cut cavity of the plurality of cut cavities to form a barrier in each cut cavity. Next, a liner material is deposited over a second exposed surfaces of the barrier material. Next, the plurality of cut cavities is filled with a first metal. Next, the first top surface of the base dielectric and the plurality of cut cavities is planarized to form one or more lines. Next, a second metal is selectively deposited to form a cap over a third exposed surfaces of the one or more lines. Next, a portion of the base dielectric is selectively removed to create a recess between each line of the one or more lines, where the recess extends below a top surface of the liner material. Next, a first dielectric cap is deposited on the first exposed surfaces of each line of the one or more lines and a fourth exposed surfaces of the base dielectric. Next, the first dielectric cap is planarized, where the first dielectric cap is planarized to a second top surface of the second metal. Finally, a second dielectric cap is deposited on a fifth exposed surfaces of each line of the one or more lines and a sixth exposed surfaces of the first dielectric cap.
The following description with reference to the accompanying drawings is provided to assist in a comprehensive understanding of exemplary embodiments of the invention as defined by the claims and their equivalents. It includes various specific details to assist in that understanding but these are to be regarded as merely exemplary. Accordingly, those of ordinary skill in the art will recognize that various changes and modifications of the embodiments described herein can be made without departing from the scope and spirit of the invention. Some of the process steps depicted can be combined as an integrated process step. In addition, descriptions of well-known functions and constructions may be omitted for clarity and conciseness.
For purposes of the description hereinafter, the terms “upper”, “lower”, “right”, “left”, “vertical”, “horizontal”, “top”, “bottom”, and derivatives thereof shall relate to the disclosed structures and methods, as oriented in the drawing figures. The terms “overlying”, “atop”, “positioned on” or “positioned atop” mean that a first element, such as a first structure, is present on a second element, such as a second structure, wherein intervening elements, such as an interface structure may be present between the first element and the second element. The term “direct contact” means that a first element, such as a first structure, and a second element, such as a second structure, are connected without any intermediary conducting, insulating or semiconductor layers at the interface of the two elements.
In the interest of not obscuring the presentation of embodiments of the present invention, in the following detailed description, some processing steps or operations that are known in the art may have been combined together for presentation and for illustration purposes and in some instances may have not been described in detail. In other instances, some processing steps or operations that are known in the art may not be described at all. It should be understood that the following description is rather focused on the distinctive features or elements of various embodiments of the present invention.
Detailed embodiments of the claimed structures and methods are disclosed herein. The method steps described below do not form a complete process flow for manufacturing integrated circuits on semiconductor chips. The present embodiments can be practiced in conjunction with the integrated circuit fabrication techniques for semiconductor chips and devices currently used in the art, and only so much of the commonly practiced process steps are included as are necessary for an understanding of the described embodiments. The figures represent cross-section portions of a semiconductor chip or a substrate, such as a semiconductor wafer during fabrication and are not drawn to scale, but instead are drawn to illustrate the features of the described embodiments. Specific structural and functional details disclosed herein are not to be interpreted as limiting, but merely as a representative basis for teaching one skilled in the art to variously employ the methods and structures of the present disclosure. In the description, details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the presented embodiments.
References in the specification to “one embodiment”, “other embodiment”, “another embodiment”, “an embodiment,” etc., indicate that the embodiment described may include a particular feature, structure or characteristic, but every embodiment may not necessarily include the particular feature, structure or characteristic. Moreover, such phrases are not necessarily referring to the same embodiment. Further, when a particular feature, structure, or characteristic is described in connection with an embodiment, it is understood that it is within the knowledge of one skilled in the art to affect such feature, structure, or characteristic in connection with other embodiments whether or not explicitly described.
For BEOL copper interconnects with a pitch below 30 nm, line to line TDDB is one of the biggest concerns due to the very small space between the lines. The interface between the cap dielectric material and the low-k dielectric material is the main Cu diffusion path to cause TDDB performance degradation. Selectivity of the metal cap process at small pitch is another TDDB related concern. Furthermore, in case of having misalignment between a line and a via above the line, there will likely be a micro-trenching issue which causes voltage breakdown (Vbd) degradation. Therefore, the interface between the cap and the low-k dielectric needs to be addressed.
Embodiments of the present invention generally provide a new process of forming an interconnect structure with an embedded bi-layer dielectric cap between the lines. Embodiments of the present invention utilize copper interconnects. The use of embedded caps between the lines by the present invention improves TDDB performance. In addition, the present invention prevents micro-trenching issues even in the case of misalignment between a line and a via above the line, which exhibits improved Vbd performance due to the increased space between a via and an adjacent line. The process also prevents metal residues between the interconnect lines.
In contrast to the example of
In the cross-sectional view of
In an embodiment, after the deposition of copper interconnect 410, the surface of the device is planarized using, for example, CMP.
In an embodiment, metal cap 512 is cobalt. In another embodiment, selectively deposited may be any appropriate metal that can be selectively deposited as would be known to a person of skill in the art. In an embodiment, metal cap 512 is deposited using chemical vapor deposition (CVD).
In an embodiment, first dielectric cap 716 is a dielectric material which has a high Vbd. In an embodiment, first dielectric cap 716 is SiCN. In another embodiment, first dielectric cap 716 may be any other appropriate dielectric material as would be known to a person of skill in the art.
In an embodiment, second dielectric cap 918 is a dielectric material which has a high etch stop capability. In an embodiment, second dielectric cap 918 is aluminum oxide (AlOx). In another embodiment, second dielectric cap 918 may be any other appropriate dielectric material as would be known to a person of skill in the art.