Claims
- 1. In a memory system having at least one flash EEPROM device in communication with a controller, a method of communicating between said flash EEPROM device and the controller, comprising the steps of:
- coupling said flash EEPROM device and the controller serially;
- sending from the controller to said flash EEPROM device a current address for a current chunk of data to be read;
- accessing in parallel the current chunk of data from said flash EEPROM device using the current address;
- converting the current chunk of data from parallel to serial format and shifting out said current chunk of data serially to the controller;
- sending from the controller to said flash EEPROM device a next address for a next of data to be read and accessing the next chunk of data from said flash EEPROM device using the next address while the current chunk of data is being shifted out from the device to the controller; and
- repeating all the above steps after the current chunk has been shifted out of the flash EEPROM device, until all chunks to be read have been shifted out of the flash EEPROM device.
- 2. A method of communicating between a flash EEPROM device and the controller in a memory system as in 1, wherein each chunk of data is at least 64 bit.
- 3. A method of communicating between a flash EEPROM device and the controller in a memory system as in 1, wherein said memory system is a mass storage device.
Parent Case Info
This is a continuation of application Ser. No. 08/396,488, filed Mar. 2, 1995 now abandoned, which is a division of application Ser. No. 07/736,733, filed Jul. 26, 1991 U.S. Pat. No. 5,430,859.
US Referenced Citations (4)
Number |
Name |
Date |
Kind |
4896262 |
Wayama et al. |
Jan 1990 |
|
5070474 |
Tuma et al. |
Dec 1991 |
|
5172338 |
Mehrotra et al. |
Dec 1992 |
|
5200959 |
Gross et al. |
Apr 1993 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
736733 |
Jul 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
396488 |
Mar 1995 |
|