The present invention is directed, in general, to semiconductor devices, and more specifically, to a device and method that substantially reduces or eliminates shorting induced by via to metal misalignment.
As semiconductor device dimensions have continued to shrink, it has become increasingly difficult to construct high yields of defect-free devices because of a number of challenges that have arisen in manufacturing these smaller devices. One such challenge is the production of interconnects. Due to the substantial decrease in device size, it has become progressively more difficult to maintain proper alignment of interconnect openings with targeted metal lines. Often, the pattern through which the interconnect opening is formed slightly misaligns with the underlying metal line. When conventional over-etch processes are conducted to insure that the dielectric layer is completely etched through to the metal line, the misaligned portion of the pattern will cause the etch to remove dielectric material along a lateral edge of the metal line. Thus, while a substantial portion of the opening lands on the intended metal line a small portion of the opening extends along a side edge of the metal line.
The misalignment of these interconnect openings is exacerbated by the fact that, as device sizes have continued to shrink, device aspect ratios and device densities have continued to increase. This causes an additional problem when forming the dielectric layer over such device topographies. Frequently, when dielectric materials are deposited, the high aspect ratios of the devices and their close proximity to each other prevents the dielectric material from uniformly depositing between the devices. As a result, voids can form adjacent the metal lines, and when the over-etch process is conducted, the etch can extend the opening to intersect with the void and extend across to another adjacent metal line, thereby creating a short when the opening is filled with metal.
Previous efforts to reduce short circuits due to via misalignment are not entirely satisfactory. Some efforts involve applying deposition processes, or using insulating materials with better void filling properties. Although some insulators are better void fillers than others, most insulating materials develop voids as design rules shrink. Moreover, the edge of the wafer is more susceptible to incomplete void filling than the center regardless of the deposition process used. In addition, an insulating material with little or no voids can have a higher capacitance than a void-containing insulating material. The use of an insulating material with a higher capacitance, in turn, will result in slower operating speeds for the semiconductor device.
Other ameliorative efforts have focused on decreasing the extent of misalignment between the via and the metal line. A certain degree of misalignment is inevitable, however, as design rule dimensions decrease to the resolution limits of photolithography. Misalignments can be corrected to some extent by reworking the semiconductor wafer. But reworking decreases the throughput of semiconductor device production, thereby increasing production costs. Furthermore, reworking can detrimentally alter the properties of the semiconductor wafer. For example, the chemical and plasma cleaning processes that are conducted to strip away photoresist can roughen the surface or alter the optical properties of the wafer, thereby detrimentally affecting the success of subsequent photolithographic processes.
Accordingly, what is needed in the art is a process for manufacturing interconnects in a semiconductor device that does not exhibit the limitations of the prior art.
To address the above-discussed deficiencies of the prior art, the present invention provides, in one embodiment, a process for forming a semiconductor device interconnect. The process includes, forming a dielectric layer over a metal line located on a substrate, forming an opening in the dielectric layer to the metal line, wherein a landed portion of the opening is located over the metal line and an un-landed portion is located along a lateral edge of the metal line, and at least partially filling the un-landed portion with a polymer.
Another embodiment is directed to a semiconductor device interconnect. The interconnect comprises a metal line located over a substrate, a dielectric layer located over the metal line, and an interconnect located in the dielectric layer, including a landed portion located over the metal line and an un-landed portion located along at least a portion of a lateral edge of the metal line. The un-landed portion is at least partially filled with a polymer, and the landed portion is substantially filled with a conductive material.
Still another embodiment is directed to an integrated circuit. In one embodiment, the integrated circuit includes active devices located over a semiconductor substrate dielectric layers located over the active devices, metal lines located over the active devices, and interconnects located in dielectric layers, wherein at least one of the interconnects includes a landed portion located over one of the metal lines and an un-landed portion located along at least a portion of a lateral edge of the at least one of the metal lines. The un-landed portion is at least partially filled with a polymer, and the landed portion is substantially filled with a conductive material. The interconnects interconnect the active devices to form an operative integrated circuit.
The foregoing has outlined preferred features of the present invention so that those of ordinary skill in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those of ordinary skill in the art would appreciate that they can readily use the disclosed conception and specific embodiments as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the scope of the invention.
The invention is best understood from the following detailed description when read with the accompanying FIGUREs. It is emphasized that in accordance with the standard practice in the semiconductor industry, various features may not be drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The present invention recognizes that the deficiencies associated with interconnect designs and fabrication processes can be avoided by promoting the production of a polymer in the final stages of forming an interconnect opening, such as a via opening. The polymer fills that portion of the opening that does not land on the metal line, which is referred to herein as the “unlanded” portion. The polymer prevents metal from entering the unlanded portion, and thus, prevents the metal from entering an adjacent void, which might be present in the dielectric layer, and creating a short between metal lines. The process of forming interconnects according to the present invention has the advantage of being readily implemented with existing semiconductor device manufacturing tools and materials. Moreover, as further explained below, the interconnect of the present invention advantageously accommodates the use of insulating layers that have voids therein. This, in turn, facilitates the use of insulating materials having a low dielectric constant, thereby reducing the capacitance and improving the operating speed of the semiconductor device.
The recognition of the use of polymer to fill the unlanded portion of the interconnect opening is very much in contrast to conventional processes where etchant precursors for via etching are typically chosen to provide higher selectivity toward the generation of reactive etchant species, and not the production of polymers. Polymer production is generally avoided out of concern that polymers will form on the sidewalls of the opening, thereby blocking the complete formation of the opening down to the metal line. The avoidance of polymer production is also generally considered desirable because aggressive cleaning protocols used to clean the opening do not have to be used.
In the present invention, problems associated with the overproduction of polymers are avoided by adjusting the opening via etching process such that the production polymer is briefly promoted in the final stages of opening etching. By fine tuning the opening etching process, enough polymer is generated so as to fill portions of the opening that develop into voids located adjacent the metal lines. Moreover, because the amount of polymer produced in the opening is limited, nonaggressive cleaning protocols can be used to substantially remove all of the polymer from the side walls and bottom of the via directly over the metal line, but not in the void.
Turning initially to
One embodiment of the present invention is a process for forming a semiconductor device interconnect.
Turning to
The voids 225 serve to reduce an effective dielectric constant of the dielectric layer 230 to be less than the dielectric constant of the dielectric layer 230 without voids 225. As mentioned above, the presence of the voids 225 can be desirable because they help to reduce the overall parasitic capacitance of the device. However, in conventional processes it is the very presence of these voids 225 that can cause shorts to form as explained above. Fortunately, the present invention addresses this problem and thereby allows utilization of the voids 225 to lower overall parasitic capacitance, but at the same time, prevent shorts from occurring between the metal lines 215,220.
Also shown is an opening 235 that has been formed in the dielectric layer 230. The opening 235 may be formed using conventional etch processes. Typically, the primary etch is conducted to over-etch the opening 235 to compensate for center to edge topographical non-uniformities in the dielectric layer 230 across a wafer (not shown). The over-etch is conducted to make certain that all of the dielectric layer 230 is removed over the metal line 215 so that good contact can be made to the metal line 215. As an example, if the dielectric layer 230 has a thickness of 1,000 nm, then over-etching corresponds to extending the etch time for a period equivalent to etching 1,400 nm of the dielectric layer 230. As a result, the opening 235 can include a landed portion 240 located over the metal line 215 and an unlanded portion 245 that extends along a lateral edge of the metal line 215. The concern with the over-etch is that the unlanded portion may intersect the void 225 and cause the void to extend across to the metal line 220, which could result in a short between metal lines 215,220 when it is filled with a conductive material.
In the present invention, the formation of the opening 235 is tailored by adjusting the etching of the dielectric layer 230 to transition from an etchant that efficiently removes the dielectric layer 230 with a minimum of polymer production, to an etchant with increased polymer production. Preferably, the transition occurs when over-etch is complete.
With continued reference to
Turning now to
In some instances, to promote polymer production, the second etchant is formed from an etchant precursor comprising one or more hydrofluorocarbons (HFC), such as CHF3 or CH2F2. Continuing with the above example, where the dielectric layer 230 is silicon dioxide, the second etchant can be formed from a precursor of CH2F2. The CH2F2 is introduced at a flow rate of ranging from about 10 sccm to about 15 sccm, using a RF power of ranging from about 1000 watts to about 1500 watts, at pressure ranging from about 50 mTorr to about 70 mTorr. Again, it should be recognized that the gases and plasma parameters may vary depending on the materials being used to fabricate the device, and one who is skilled in the art would know how to change the etching process to produce more polymer, given the teachings herein. Moreover, although the above embodiments illustrate the use of a two-step etching process, it should be understood that additional etchants and etching steps can be included to further tailor the process of forming the opening 235.
Referring now to
Given the teachings herein, one of ordinary skill in the art would understand how to vary the concentration and application of these conventional cleaning agents as necessary to substantially remove the polymer 250 from the landed portion 240 of the opening 235, while retaining the polymer plug 245a in the unlanded portion 245 of the opening 235. By way of example only, consider again the above-described example where the dielectric layer 230 is composed of silicon dioxide, and the second etchant includes CHF3. The cleaning agent and process includes using a wet solvent clean referred to in the industry as ALEG310-, which is an alkaline (ph of ˜11) amine based organic solvent blend. This is used for a single cycle of 2-3 min. for each batch clean, at 85° C., followed by deionized water rinse with CO2 bubbler and then N2 dry. This is in contrast to conventional approaches that use multicycles for a total time of 10-12 mm.
Turning now to
Although the present invention has been described in detail, one of ordinary skill in the art should understand that they can make various changes, substitutions and alterations herein without departing from the scope of the invention.
This Application is a Divisional of prior application Ser. No. 10/850,812 filed on May 21, 2004, now issued as U.S. Pat. No. 7,235,489, to Ranbir Singh, et al. The above-listed Application is commonly assigned with the present invention and is incorporated herein by reference as if reproduced herein in its entirety under rule 1.53(b).
Number | Name | Date | Kind |
---|---|---|---|
5498312 | Laermer et al. | Mar 1996 | A |
5501893 | Laermer et al. | Mar 1996 | A |
5565384 | Havemann | Oct 1996 | A |
5750403 | Inoue et al. | May 1998 | A |
5866945 | Chen et al. | Feb 1999 | A |
6051869 | Pan et al. | Apr 2000 | A |
6077767 | Hwang | Jun 2000 | A |
6080661 | Bothra | Jun 2000 | A |
6136694 | Ho | Oct 2000 | A |
6143647 | Pan et al. | Nov 2000 | A |
6180518 | Layadi et al. | Jan 2001 | B1 |
6387797 | Bothra et al. | May 2002 | B1 |
6399512 | Biosse et al. | Jun 2002 | B1 |
6423630 | Catabay et al. | Jul 2002 | B1 |
6433433 | Sengupta | Aug 2002 | B1 |
6475920 | Coburn et al. | Nov 2002 | B2 |
6518166 | Chen et al. | Feb 2003 | B1 |
6531389 | Shue et al. | Mar 2003 | B1 |
6554004 | Nguyen et al. | Apr 2003 | B1 |
6559045 | Chung | May 2003 | B2 |
6605540 | Ali et al. | Aug 2003 | B2 |
6790761 | Sakata | Sep 2004 | B2 |
6815334 | Yoon | Nov 2004 | B2 |
20010012694 | Coburn et al. | Aug 2001 | A1 |
20010035547 | Isogai | Nov 2001 | A1 |
20020106587 | Lukanc et al. | Aug 2002 | A1 |
20020158337 | Babich et al. | Oct 2002 | A1 |
20020187643 | Gu et al. | Dec 2002 | A1 |
20030109127 | Tamaoka et al. | Jun 2003 | A1 |
20030186542 | Yen et al. | Oct 2003 | A1 |
20040058525 | Abe | Mar 2004 | A1 |
20040099951 | Park et al. | May 2004 | A1 |
20040188842 | Takewaka et al. | Sep 2004 | A1 |
20050090085 | Lindsay | Apr 2005 | A1 |
20050153538 | Tsai et al. | Jul 2005 | A1 |
20050260845 | Ali | Nov 2005 | A1 |
20060108576 | Laermer et al. | May 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20070190803 A1 | Aug 2007 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10850812 | May 2004 | US |
Child | 11738050 | US |