The present application relates to devices and methods for reducing stress on circuit components.
Integrated circuits (“IC”) typically encounter mechanical strain as a result of differences in physical properties of different materials which constitute an IC package. The materials include semiconductor materials, oxide materials, metals, and various plastics to encapsulate the IC. These materials have different temperature coefficients of expansion (“TCE”), hygroscopicity and viscoelasticity, which apply mechanical strains to the IC over variations in temperature, humidity, and time.
The mechanical strain can cause changes in the electrical characteristics of circuit components within an IC. During manufacture, calibration can be performed in an attempt to minimize the effects of mechanical strain on the electrical characteristics. After manufacture, however, an IC is still subject to changes due to temperature, humidity, and time. Further, external forces on an IC package will impact strain on the IC. For example, external forces may be applied to the IC by mechanical handlers during testing of the IC.
The applicant's prior publication, US2013/0292793, proposes the use of trenches around an IC in order to isolate the IC from mechanical strain in the surrounding substrate. However, there is a need in the art for improved techniques to minimize changes in electrical characteristics for electrically sensitive circuit components within an IC package due to strain.
The present disclosure relates to integrated circuits which include various structural elements designed to reduce the impact of strain on the electronic components of the circuit. In particular, a combination of trenches and cavities are used to mechanically isolate the integrated circuit from the surrounding substrate. The trenches may be formed such that they surround the integrated circuit, and the cavities may be formed under the integrated circuit. As such, the integrated circuit may be formed on a portion of the substrate that forms a platform. In order that the platform does not move, it may be tethered to the surrounding substrate. By including such mechanical elements, stress and strain transmission to the sensitive circuits is minimised, and variation in the electrical characteristics of the integrated circuit are reduced.
In a first aspect, the present disclosure provides an integrated circuit, comprising: an integrated circuit die having one or more stress-sensitive circuit components formed on or adjacent to a first surface of the integrated circuit die; one or more trenches formed around the stress-sensitive circuit components; and one or more cavities, formed underneath the stress-sensitive circuit components.
In a second aspect, the present disclosure provides a method of manufacturing an integrated circuit, the method comprising: providing an integrated circuit die; forming one or more stress-sensitive circuit components on or adjacent a first surface of the integrated circuit die; forming one or more trenches around the one or more components; forming a cavity underneath the one or more stress-sensitive components.
In a third aspect, the present disclosure provides a method of manufacturing an integrated circuit, the method comprising: providing a wafer having a cavity formed in a first surface thereof; bonding an integrated circuit die to the first surface; forming one or more trenches in a first surface of the integrated circuit die; wherein one or more stress-sensitive components are formed on or adjacent the first surface of the integrated circuit die, within a region formed by the one or more trenches.
Further embodiments and features of the disclosure are defined in the accompanying claims.
The present disclosure will now be described, by way of example only, in connection with the accompanying drawings, in which:
The present disclosure relates to various mechanisms for reducing mechanical stresses experienced by integrated circuits. Integrated circuits are generally formed using silicon wafers. Active circuit components, such as transistors, are formed in a layer of semiconductor, such as silicon, by doping the semiconductor with impurities. Connections to active components may be made using layers of metallisation formed in dielectric layers, such as silicon oxide, formed over the silicon. Some integrated circuits are sensitive to external influences, such as temperature and mechanical stress. When temperature or mechanical stress is varied, the electrical characteristics of such circuits are also changed, and this can result in changes in the output of a circuit, for a given input. It is a generally recognised desire in electronic circuits to reduce the impact of such external influences. For example, it is particularly important for certain circuits such as voltage or current references that the output does not vary significantly from the desired output. If a voltage reference is required to provide a one volt output, it is desired that the output is always one volt, regardless of temperature or mechanical stress.
There are various different forms of mechanical stress which can have an impact on the output of sensitive circuitry. For example, when individual integrated circuits are cut out of the silicon wafer on which they were produced, the cutting process can result in changes to the characteristics of the circuit. This makes it difficult, if not impossible, to calibrate the circuit once on the wafer, because of changes that occur during the cutting process. Additionally, the die packaging process, the printed circuit board mounting process, moisture ingress into the IC, temperature change, or externally induced mechanical strain can, cause the die stress to change, thereby affecting the output of the integrated circuit.
The applicant has previously recognised some of these issues, as described in US patent publication no. US 2013/0292793A1. In this disclosure, it was proposed to provide trenches through the dielectric and silicon layers to isolate the sensitive integrated circuits from stresses in the surrounding semiconductor. While trenches have helped with mitigating the impact of mechanical stress, the applicant has worked on further improvements to create even better mechanical isolation. In particular, the present disclosure relates to the provision of one or more cavities in the space beneath the sensitive integrated circuit. The cavities may be produced by forming trenches around the sensitive integrated circuit, in a manner similar to that described in US 2013/0292793A1, and then using the trenches to perform an isotropic or anisotropic etch of the silicon beneath the integrated circuit. As will be appreciated, rather than a single trench encompassing the integrated circuit, one or more trenches partially surrounding the integrated circuit may be used. By selectively, isotropically etching under the integrated circuit, the portion of the semiconductor on which the integrated circuit is formed effectively floats above the remaining silicon, and is coupled to the silicon by one or more tethers. By completely undercutting the integrated circuit, leaving only minimal tether material between the integrated circuit and the silicon, isolation from mechanical stress is significantly improved. Various examples of mechanically isolated circuits and methods of manufacture thereof will now be described.
The trenches may be formed around the integrated circuit, so that is shielded on one or more sides, from strain in the substrate. For example, the trench may be formed to shield the integrated circuit on all sides, such that the integrated circuit is located on a platform. However, tethers may be formed between the platform and the surround substrate, to support the platform, and to provide conduits along which electrical connections can be made.
Using the trenches as a path to a point beneath the platform, cavities may be formed underneath the platform using an isotropic etch. A single cavity may be formed, to completely undercut the platform. Alternatively, multiple cavities may be formed, which do not completely undercut the platform. For example, a pedestal may be formed underneath, and central to the platform, in order to provide support to the platform.
By utilising a combination of trenches and cavities, significant improvements in mechanical strain isolation may be realised. The use of pedestals and tethers provides sufficient support to the integrated circuit platform, while the tethers also provide conduits for electrical conductors to couple the circuits to external connections.
The present disclosure is particular suitable for use with active circuits which include a number of active components which may be susceptible to variations in their characteristics. For example, active circuits may include circuits which utilise combinations of bipolar junction transistors, field-effect transistors, and operational amplifiers. They may include amplifier circuits, power management circuits, references, converters, or isolators, amongst many other well-known circuits.
The present disclosure may be used with various different semiconductor fabrication processes. For example, it may be utilised with CMOS and bipolar junction transistor fabrication processes. However, the present disclosure finds particular application with BiCMOS fabrication processes. BiCMOS devices, which combine Bris and CMOS devices on the same IC, are particularly sensitive to changes in device parameters. As such, mechanical isolation may play a particularly important role with BiCMOS circuits.
Trenches 106A and 106B are formed either side of the circuit components 101 using a deep silicon etch. Further details of the processing steps will be described below. In this example, two trenches are shown which do not circumscribe the circuit components, but are instead separate from each other. It will be appreciated that various different combinations of the number of trenches, the shape of the trenches and proximity of trenches may be provided, and this will be described in more detail below. The trenches 106A, 106B are each provided with sidewall protection 107A, 107B, 107C and 107D. The sidewall protection may be an oxide layer which is deposited after formation of the trenches. The integrated circuit 100 is also provided with a cavity 108. As can be seen in
The process of manufacturing the integrated circuit 100 shown in
The photoresist layer 110 is then removed and the trenches 106A, 106B are lined with sidewall protection, which may be done by depositing and oxide layer on the sidewalls of the trenches (S303). As can be seen, the sidewall protection 107A, 107B, 107C and 107D is formed on the walls of the trenches 106A and 106B.
Once the sidewall protection is in place, the cavity etching can begin. This is done using a controlled isotropic etch via both trenches 106A and 106B (S304). Etching in this manner effectively creates two cavities in each trench, and as the cavities increase in size, they join in the middle to undercut the circuit components 101.
One of the problems with forming trenches close to active circuit components, such as transistors, is that leakage currents can propagate through the trench walls. The trench walls are protected using a layer of passivation in order to reduce leakage currents.
It will be appreciated that the above-described process may begin with a non-SOI wafer, and that the various layers of silicon and oxide may be fabricated using well-established fabrication techniques.
The above described integrated circuit 100 isolates the circuit components 101 from mechanical stresses experienced by the surrounding structure extremely well. Because the only physical coupling between the table 109 and the surrounding structure is via the tethers 113A to 113D, the physical connections by which mechanical stresses can be transmitted from the surrounding structure to the table 109 are minimised.
The present disclosure also provides a number of alternative arrangements of trenches and tethers which are considered to be particularly good at isolating the platform 109 from mechanical stress.
All of the above examples show various arrangements which enable the tables to be isolated from the surrounding structure. The preferred arrangement will vary depending on a number of requirements, such as the circuit components, size restrictions and other design considerations. It will be understood that the disclosure is not limited to any of these arrangements, and other designs are possible within the scope of the claims.
In addition, conductive tracks are embedded in the tethers in order to provide external connections for the circuit components 1201. In particular, the circuit includes conductive tracks 1210A, 1210B and 1210C. These tracks may be metalised layers embedded between layers of the substrate and insulating material. Each track makes a connection with an external connection 1211A, 1211B and 1211C.
In the above examples, a SOI wafer is used as the starting point for the isolated platform. The present disclosure may also be implemented using non-SOI wafers.
As noted above, the present disclosure may be utilised with any circuit whose parameters may be affected by stress or strain. In particular, circuits which utilise active components, such as transistors, may find particular benefit in utilising the stress-reducing arrangement of the present disclosure. In the following, we have provided examples of circuits that are known by the Applicant to suffer from stress-induced performance issues.
Amplifiers: Amplifier precision may drift in the presence of stress. For example, input stages to precision operational amplifiers are very sensitive to the parameters of the transistors at the input stage. If the parameters of the transistors in the differential input stage differ, owing to stress in the substrate, the overall precision of the amplifier will drift. This may also occur with other amplifier stages.
Reference circuits: Reference circuits may also use differential circuitry, including differential transistor configurations. When stress is applied to differential arrangements, the output of the reference may drift.
Digital-to-Analog Converters (DACs): DACs typically utilise strings of precision resistors. If these resistors are subject to stress, the resistance can change, which can cause a reduction in the precision of the DAC.
Oscillator circuits: Oscillator circuits, such as ring oscillators, use transistors and resistors to generate reference frequencies or reference clocks, in digital, radio frequency and dynamic applications. Stress induced in the transistors or resistors can cause the reference frequency or clock to drift.
In each of the above examples, stress reduction may be used to improve the precision of the circuit. The circuit components 1201 of
According to an aspect of the present application, an integrated circuit is provided, comprising: an integrated circuit die having one or more stress-sensitive circuits including active circuit components formed on or adjacent to a first surface of the integrated circuit die; one or more trenches formed around the one or more stress-sensitive circuits; and one or more cavities, formed underneath the one or more stress-sensitive circuits. In some embodiments, the one or more cavities are physically coupled to the one or more trenches. In any of the embodiments described above, the one or more cavities may, and in at least some embodiments do, extend underneath the one or more trenches. In any of the embodiments described above, the one or more trenches and the one or more cavities may be, and in at least some embodiments are, configured to form a circuit platform, in the integrated circuit die, the one or more stress-sensitive circuits being formed on the circuit platform. In some embodiments, such as those described above, the one or more trenches and the one or more cavities are configured to form one or more tethers, each tether physically coupling the circuit platform to the surrounding integrated circuit die. In some embodiments, such as those describe above, each tether couples a respective first point on the circuit platform to a respective second point on the surrounding integrated circuit die, the first and second points being at different circumferential locations. In some embodiments, such as those described above, the circuit platform and the surrounding integrated circuit die have a plurality of corners, the corners of the circuit platform aligned with respective corners of the integrated circuit die, and wherein each of the one or more tethers is coupled between a corner of the circuit platform and a corner of the integrated circuit die which is not aligned with the respective corner of the circuit platform. In some embodiments, such as those described above, each tether may, and in some embodiments does, include a major arm member which is arranged to be substantially parallel to a respective side of the circuit platform. In some embodiments, such as those described above, the integrated circuit further comprises one or more conductive tracks, formed along one or more of the tethers, for coupling the one or more stress-sensitive circuits to external connections. In any of the embodiments described above, the one or more trenches may be, and in at least some embodiments are, L-shaped; and a corner of each L-shaped trench is aligned with a corner of the circuit platform. In any of the embodiments described above, a pedestal may be, and in at least some embodiments is, formed underneath the circuit platform, coupling the circuit platform to the integrated circuit die. In any of the embodiments described above, the one or more stress-sensitive circuits may, and in at least some embodiments do, include passive circuit components, and the active or the passive circuit components are stress-sensitive. In any of the embodiments described above, the active circuit components may, and in at least some embodiments do, comprise one or more of: a transistor, a diode, variable capacitor, a varactor, a light-emitting diode, and a thyristor; and the stress-sensitive circuits include one or more of: an amplifier, a reference circuit, an oscillator circuit, or a digital-to-analog converter. In any of the embodiments described above, the one or more stress-sensitive circuits may, and in at least some embodiments do, include two or more transistors arranged in a differential arrangement. In any of the embodiments described above, the integrated circuit may, and in at least some embodiments does, further comprise a microelectromechanical systems (MEMS) cap, formed over the one or more stress-sensitive circuits.
According to an aspect of the present application, a method of manufacturing an integrated circuit is provided, comprising:
According to an aspect of the present application, a method of manufacturing an integrated circuit is provided, comprising: providing a wafer having a cavity formed in a first surface thereof; bonding an integrated circuit die to the first surface of the wafer; and forming one or more trenches in a first surface of the integrated circuit die. One or more stress-sensitive circuits including active circuit components are formed on or adjacent the first surface of the integrated circuit die, within a region formed by the one or more trenches. In some embodiments, the one or more trenches extend through the integrated circuit die to the cavity; and the region formed by the one or more trenches is a platform, defined by the one or more trenches and the cavity; and wherein the one or more stress-sensitive circuits are formed on the integrated circuit die prior to bonding to the wafer; or the active circuit components are formed after bonding to the wafer, but prior to forming the one or more trenches.
The terms, “above” and “underneath”, have been used above to express the relative orientation of various components in certain figures. It will be understood that these terms are used only to describe orientation with respect to the figures, and in real-world embodiments, the orientations may differ.
The present application is a divisional application claiming the benefit of U.S. patent application Ser. No. 16/801,093, filed Feb. 25, 2020, under, and entitled “DEVICES AND METHODS FOR REDUCING STRESS ON CIRCUIT COMPONENTS,” which is hereby incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3839660 | Stryker | Oct 1974 | A |
4492825 | Brzezinski et al. | Jan 1985 | A |
4524247 | Lindenberger et al. | Jun 1985 | A |
4533795 | Baumhauer, Jr. et al. | Aug 1985 | A |
4558184 | Bch-Vishniac et al. | Dec 1985 | A |
4710744 | Wamstad | Dec 1987 | A |
4740410 | Muller et al. | Apr 1988 | A |
4744863 | Guckel et al. | May 1988 | A |
4776019 | Miyatake | Oct 1988 | A |
4800758 | Knecht et al. | Jan 1989 | A |
4825335 | Wilner | Apr 1989 | A |
4845048 | Tamaki | Jul 1989 | A |
4853669 | Guckel et al. | Aug 1989 | A |
4872047 | Fister et al. | Oct 1989 | A |
4918032 | Jain et al. | Apr 1990 | A |
4948757 | Jain et al. | Aug 1990 | A |
4996082 | Guckel et al. | Feb 1991 | A |
5067007 | Kanji et al. | Nov 1991 | A |
5090254 | Guckel et al. | Feb 1992 | A |
5105258 | Silvis et al. | Apr 1992 | A |
5113466 | Acarlar et al. | May 1992 | A |
5146435 | Bernstein | Sep 1992 | A |
5172213 | Zimmerman | Dec 1992 | A |
5178015 | Loeppert et al. | Jan 1993 | A |
5188983 | Guckel et al. | Feb 1993 | A |
5207102 | Takahashi et al. | May 1993 | A |
5241133 | Mullen, III et al. | Aug 1993 | A |
5273939 | Becker et al. | Dec 1993 | A |
5303210 | Bernstein | Apr 1994 | A |
5314572 | Core et al. | May 1994 | A |
5315155 | O'Donnelly et al. | May 1994 | A |
5317107 | Osorio | May 1994 | A |
5336928 | Neugebauer et al. | Aug 1994 | A |
5452268 | Bernstein | Sep 1995 | A |
5468999 | Lin et al. | Nov 1995 | A |
5490220 | Loeppert | Feb 1996 | A |
5515732 | Willcox et al. | May 1996 | A |
5593926 | Fujihira | Jan 1997 | A |
5596222 | Bernstein | Jan 1997 | A |
5608265 | Kitano et al. | Mar 1997 | A |
5629566 | Doi et al. | May 1997 | A |
5633552 | Lee et al. | May 1997 | A |
5658710 | Neukermans | Aug 1997 | A |
5684324 | Bernstein | Nov 1997 | A |
5692060 | Wickstrom | Nov 1997 | A |
5740261 | Loeppert et al. | Apr 1998 | A |
5828127 | Yamagata et al. | Oct 1998 | A |
5870482 | Loeppert et al. | Feb 1999 | A |
5901046 | Ohta et al. | May 1999 | A |
5923995 | Kao et al. | Jul 1999 | A |
5939633 | Judy | Aug 1999 | A |
5945605 | Julian et al. | Aug 1999 | A |
5956292 | Bernstein | Sep 1999 | A |
5960093 | Miller | Sep 1999 | A |
5994161 | Bitko et al. | Nov 1999 | A |
6084292 | Shinohara | Jul 2000 | A |
6128961 | Haronian | Oct 2000 | A |
6147397 | Burns et al. | Nov 2000 | A |
6169328 | Mitchell et al. | Jan 2001 | B1 |
6243474 | Tai et al. | Jun 2001 | B1 |
6249075 | Bishop et al. | Jun 2001 | B1 |
6309915 | Distefano | Oct 2001 | B1 |
6329706 | Nam | Dec 2001 | B1 |
6384472 | Huang | May 2002 | B1 |
6384473 | Peterson et al. | May 2002 | B1 |
6401545 | Monk et al. | Jun 2002 | B1 |
6433401 | Clark et al. | Aug 2002 | B1 |
6505511 | Geen et al. | Jan 2003 | B1 |
6522762 | Mullenborn et al. | Feb 2003 | B1 |
6535460 | Loeppert et al. | Mar 2003 | B2 |
6548895 | Benavides et al. | Apr 2003 | B1 |
6552469 | Pederson et al. | Apr 2003 | B1 |
6617683 | Lebonheur et al. | Sep 2003 | B2 |
6667189 | Wang et al. | Dec 2003 | B1 |
6667557 | Alcoe et al. | Dec 2003 | B2 |
6677176 | Wong et al. | Jan 2004 | B2 |
6704427 | Kearey | Mar 2004 | B2 |
6711317 | Jin et al. | Mar 2004 | B2 |
6731180 | Clark et al. | May 2004 | B1 |
6732588 | Mullenborn et al. | May 2004 | B1 |
6741709 | Kay et al. | May 2004 | B2 |
6753583 | Stoffel et al. | Jun 2004 | B2 |
6768196 | Harney et al. | Jul 2004 | B2 |
6781231 | Minervini | Aug 2004 | B2 |
6812620 | Scheeper et al. | Nov 2004 | B2 |
6816301 | Schiller | Nov 2004 | B1 |
6821819 | Benavides et al. | Nov 2004 | B1 |
6829131 | Loeb et al. | Dec 2004 | B1 |
6847090 | Loeppert | Jan 2005 | B2 |
6857312 | Choe et al. | Feb 2005 | B2 |
6859542 | Johannsen et al. | Feb 2005 | B2 |
6914992 | van Halteren et al. | Jul 2005 | B1 |
6955988 | Nevin et al. | Oct 2005 | B2 |
6984886 | Ahn et al. | Jan 2006 | B2 |
7066004 | Kohler | Jun 2006 | B1 |
7088032 | Oita et al. | Aug 2006 | B2 |
7166911 | Karpman et al. | Jan 2007 | B2 |
7215213 | Mescher et al. | May 2007 | B2 |
7268463 | Li et al. | Sep 2007 | B2 |
7309865 | Ikushima et al. | Dec 2007 | B2 |
7551048 | Iwata et al. | Jun 2009 | B2 |
7839052 | Wu et al. | Nov 2010 | B2 |
7871865 | Sengupta et al. | Jan 2011 | B2 |
7920770 | Holzwarth et al. | Apr 2011 | B2 |
8049326 | Najafi et al. | Nov 2011 | B2 |
8103027 | Zhang et al. | Jan 2012 | B2 |
8217474 | Lee et al. | Jul 2012 | B2 |
8344487 | Zhang et al. | Jan 2013 | B2 |
8476737 | Najafi et al. | Jul 2013 | B2 |
8671752 | Hoefer et al. | Mar 2014 | B2 |
8698292 | Najafi et al. | Apr 2014 | B2 |
8802473 | Chu | Aug 2014 | B1 |
8906730 | Graham et al. | Dec 2014 | B2 |
9184138 | Merassi et al. | Nov 2015 | B2 |
9227835 | Horning et al. | Jan 2016 | B2 |
9422156 | Smeys | Aug 2016 | B2 |
9926188 | Classen et al. | Mar 2018 | B2 |
10131538 | Kaanta et al. | Nov 2018 | B2 |
10167189 | Zhang et al. | Jan 2019 | B2 |
10393960 | Shank | Aug 2019 | B1 |
20010055836 | Kunda | Dec 2001 | A1 |
20020102004 | Minervini | Aug 2002 | A1 |
20020125559 | Mclellan | Sep 2002 | A1 |
20030016839 | Loeppert et al. | Jan 2003 | A1 |
20030133588 | Pedersen | Jul 2003 | A1 |
20030189222 | Itou et al. | Oct 2003 | A1 |
20040041254 | Long et al. | Mar 2004 | A1 |
20040056337 | Hasebe et al. | Mar 2004 | A1 |
20040070056 | Matsuzawa et al. | Apr 2004 | A1 |
20040179705 | Wang et al. | Sep 2004 | A1 |
20040184632 | Minervini | Sep 2004 | A1 |
20040184633 | Kay et al. | Sep 2004 | A1 |
20040262781 | Germain et al. | Dec 2004 | A1 |
20050005421 | Wang et al. | Jan 2005 | A1 |
20050018864 | Minervini | Jan 2005 | A1 |
20050089188 | Feng | Apr 2005 | A1 |
20050093117 | Masuda et al. | May 2005 | A1 |
20050178208 | Benzel et al. | Aug 2005 | A1 |
20060057816 | Benzel | Mar 2006 | A1 |
20060246630 | Sunohara et al. | Nov 2006 | A1 |
20070040231 | Harney et al. | Feb 2007 | A1 |
20070042521 | Yama | Feb 2007 | A1 |
20070232011 | Gogoi | Oct 2007 | A1 |
20080290430 | Mahadevan et al. | Nov 2008 | A1 |
20090127615 | Sonsky | May 2009 | A1 |
20110049567 | Peng | Mar 2011 | A1 |
20110127623 | Fueldner et al. | Jun 2011 | A1 |
20110165717 | Lee et al. | Jul 2011 | A1 |
20120038024 | Botula | Feb 2012 | A1 |
20120049298 | Schlarmann et al. | Mar 2012 | A1 |
20120068278 | Knipe et al. | Mar 2012 | A1 |
20120248552 | Benzel | Oct 2012 | A1 |
20120264250 | Graham et al. | Oct 2012 | A1 |
20130168840 | Merassi | Jul 2013 | A1 |
20130292793 | Poucher et al. | Nov 2013 | A1 |
20140217521 | Johari-Galle et al. | Aug 2014 | A1 |
20140339656 | Schlarmann | Nov 2014 | A1 |
20140353772 | Stermer | Dec 2014 | A1 |
20150086809 | Lemke | Mar 2015 | A1 |
20150123256 | Kierse et al. | May 2015 | A1 |
20150197419 | Cheng et al. | Jul 2015 | A1 |
20150340426 | Wuidart et al. | Nov 2015 | A1 |
20160086855 | Bower et al. | Mar 2016 | A1 |
20160090297 | Zhang et al. | Mar 2016 | A1 |
20160159641 | Najafi et al. | Jun 2016 | A1 |
20160229688 | Gu et al. | Aug 2016 | A1 |
20170073218 | Kaanta et al. | Mar 2017 | A1 |
20170122976 | Mitchell et al. | May 2017 | A1 |
20180148318 | Flynn et al. | May 2018 | A1 |
20180148325 | Duqi et al. | May 2018 | A1 |
20180230005 | Lee et al. | Aug 2018 | A1 |
20190047846 | Zhang et al. | Feb 2019 | A1 |
20200002159 | Theuss et al. | Jan 2020 | A1 |
20200283291 | Krishna et al. | Sep 2020 | A1 |
20210265281 | Fiotzgerald et al. | Aug 2021 | A1 |
Number | Date | Country |
---|---|---|
101030557 | Sep 2007 | CN |
105789329 | Jul 2016 | CN |
10 2010 042 438 | Jul 2011 | DE |
10 2010 042 113 | Apr 2012 | DE |
10 2014 210 006 | Aug 2015 | DE |
0 788 157 | Jun 1997 | EP |
60-077434 | May 1985 | JP |
62-241335 | Oct 1987 | JP |
05-226501 | Sep 1993 | JP |
07-142518 | Jun 1995 | JP |
08-116007 | May 1996 | JP |
WO 8301362 | Apr 1983 | WO |
WO 9105368 | Apr 1991 | WO |
WO 0120948 | Mar 2001 | WO |
WO 0245463 | Jun 2002 | WO |
WO 2004022477 | Mar 2004 | WO |
WO 2005036698 | Apr 2005 | WO |
WO 2007030345 | Mar 2007 | WO |
WO 2012037537 | Mar 2012 | WO |
WO 2016112463 | Jul 2016 | WO |
Entry |
---|
Communication pursuant to Article 94(3) EPC for European Application No. 21154783.1 dated Oct. 9, 2023. |
Extended European Search Report dated Jul. 16, 2021 in connection with European Application No. 21154783.1. |
Final Office Action, U.S. Appl. No. 13/757,217, 10 pages, Feb. 27, 2015. |
Non Final Office Action, U.S. Appl. No. 13/757,217, 20 pages, dated Jul. 2, 2014 [2550/E20]. |
Office Action—U.S. Appl. No. 13/757,217, dated Jun. 27, 2016, 30 pages. |
[No Author Listed], Department of Defense. Test Method Standard Microcircuits, FSC 5962, completed 1997. |
[No Author Listed], Electret Condenser Microphone Cartridge Preamplifier, Maxim Integrated Products, Jul. 2002, 9 pages. |
[No Author Listed], Liquid Crystal Polymer (LCP) Air Cavity Packages, Quantum Leap Packaging, Inc., Brochure, 2004, 2 pages. |
[No Author Listed], Microphone industry to expand MEMS-based offerings, The Information Network, online <www.theinformationnet.com>, printed Feb. 1, 2005, Nov. 14, 2003, 2 pages. |
[No Author Listed], Phone-Or/Technology, online <file://C:\Documents%20and% 20Settings\bmansfield\Local%20 Settings\Temporary%20-Internet%20Files\OLKE\Phone- Or%20% . . . >, printed Feb. 1, 2005, 2 pages. |
[No Author Listed], The Prismark Wireless Technology Report—Mar. 2005. Prismark Partners LLC; www.prismark.com, pp. 1-44. |
Bajdechi et al., Single-Chip Low-Voltage Analog-to-Digital Interface for Encapsulation with Electret Microphone, The 11th International Conference on Solid-State Sensors and Actuators, Jun. 10-14, 2001, 4 pages. |
Bernstein et al., High Sensitivity MEMS Ultrasound Arrays by Lateral Ferroelectric Polarization, Solid-State Sensor and Actuator Workshop, Jun. 4-8, 2000, 4 pages. |
Bernstein, MEMS Air Acoustics Research The Charles Stark Draper Laboratory, PowerPoint Presentation, Aug. 1999, 8 pages. |
Blackwell, The Electronic Packaging Handbook, CRC Press LLC, pp. 2-3, 7-1, 7-12, A-9, and A-11, 2000. |
Brown, Advanced Electronic Packaging with Emphasis on Multichip Modules, Institute of Electrical and Electronics Engineers, Inc., pp. 4-8, 568, 1999. |
Chen et al., Single-Chip Condenser Miniature Microphone with a High Sensitive Circular Corrugated Diaphragm, IEEE, 2002, 4 pages. |
Cunningham et al., Wide bandwidth silicon nitride membrane microphones, SPIE vol. 3223, Sep. 1997, 9 pages. |
Fan et al., Development of Artificial Lateral-Line Flow Sensors, Solid-State Sensor, Actuator and Microsystems Workshop, Jun. 2-6, 2002, 4 pages. |
Fuldner et al., Silicon Microphones with Low Stress Membranes, The 11th International Conference on Solid-State Sensors and Actuators, Jun. 10-14, 2001, 4 pages. |
Gale et al., MEMS Packaging, University of Utah, Microsystems Principles, PowerPoint Presentation, Oct. 11, 2001, 8 pages. |
Hall et al., Self-Calibrating Micromachined Microphones with Integrated Optical Displacement Detection, The 11th International Conference on Solid State Sensors and Actuators, Jun. 10-14, 2001, 4 pages. |
Harper (Editor-in-Chief), Electronic Packaging and Interconnection Handbook, Third Edition, McGraw-Hill, Chapter 7, Section 7.2.3.1, 2000, 7 pages. |
Heuberger, Mikromechanik, Springer Verlang A.G., pp. 470-476, 1989 (With translation). |
Hsieh et al., A Micromachined Thin-film Teflon Electret Microphone, Department of Electrical Engineering California Institute of Technology, 1997, 4 pages. |
Judy, “Microelectromechanical systems (MEMS): fabrication, design and applications”, Electrical Engineering Department, Institute of Physics Publishing, Smart Materials and Structures, vol. 10, pp. 1115-1134 Nov. 26, 2001. |
Kabir et al., High Sensitivity Acoustic Transducers with Thin P+ Membranes and Gold Back-Plate, Sensors and Actuators, vol. 78, Issue 2-3, Dec. 17, 1999, 17 pages. |
Kilchytska et al., Silicon-on-Nothing MOSFETs: An efficient solution for parasitic substrate coupling suppression in SOI devices. Applied Surface Science. Jul. 30, 2008; 254(19): 6168-6173. |
Ko et al., Piezoelectric Membrane Acoustic Devices, IEEE, 2002, 4 pages. |
Kopola et al., MEMS Sensor Packaging Using LTCC Substrate Technology, VTT Electronics, Proceedings of SPIE vol. 4592, 2001, pp. 148-158. |
Ma et al., Design and Fabrication of an Integrated Programmable Floating-Gate Microphone, IEEE, 2002, 4 pages. |
Mason, Companies Compete To Be Heard On the Increasingly Noisy MEMS Phone Market, Small Times: News about MEMS, Nanotechnology and Microsystems, Jul. 18, 2003, 4 pages. |
Neumann et al., A Fully-Integrated CMOS-MEMS Audio Microphone, The 12th International Conference on Solid State Sensors, Actuators and Microsystems Jun. 8- 12, 2003, 4 pages. |
Ono et al., Design and Experiments of Bio-mimicry Sound Source Localization Sensor with Gimbal-Supported Circular Diaphragm, The 12th International Conference on Solid State Sensors, Actuators and Microsystems, Jun. 8-12, 2003, 4 pages. |
Pecht, Handbook of Electronic Package Design, Marcel Dekker, Inc. pp. 173, 179, 196, 210, 736, 744, 821 and 832, 1991. |
Pedersen et al., A Polymer Condenser Microphone on Silicon with On-Chip CMOS Amplifier, Solid State Sensors and Actuators, 1997, 3 pages. |
Rugg et al., Thermal Package Enhancement Improves Hard Disk Drive Data Transfer Performance, Pan Pacific Microelectronics Symposium, Proceedings of the Technical Program, Island of Maui, Hawaii, Feb. 5-7, 2002, pp. 451-456. |
Schafer et al., Micromachined Condenser Microphone for Hearing Aid Use, Solid-State Sensor and Actuator Workshop, Jun. 8-11, 1998, 4 pages. |
Sheplak et al., A Wafer-Bonded, Silicon-Nitride Membrane Microphone with Dielectrically-Isolated, Single-Crystal Silicon Piezoresistors, Solid-State Sensor and Actuator Workshop, Jun. 8-11, 1998, 4 pages. |
Stahl et al., Thin Film Encapsulation of Acceleration Sensors Using Polysilicon Sacrificial Layer, Transducers '03, The 12th International Conference on Solid State Sensors, Actuators and Microsystems, Jun. 8-12, 2003, 4 pages. |
Tilmans et al., The indent reflow sealing (IRS) technique—a method for the fabrication of sealed cavities for MEMS devices. IEEE Journal of Microelectro-mechanical Systems. 2000; 9(2):206-217. |
Tummula et al., Microelectronics Packaging Handbook, Semiconductor Packaging Part II, Second Edition, Chapman & Hall, pp. 11-12, 1997. |
Weigold et al., A Mems Condenser Microphone for Consumer Applications, Analog Devices, Inc. and Pixtronix, Inc., Jan. 2006, 4 pages. |
Yovcheva et al., Investigation on Surface Potential Decay in PP Corona Electrets, BPU-5: Fifth General Conference of the Balkan Physical Union, Aug. 25-29, 2003, 4 pages. |
Zou et al., A Novel Integrated Silicon Capacitive Microphone—Floating Electrode “Electret” Microphone (FEEM), Journal of Microelectromechanical Systems, vol. 7, No. 2, Jun. 1998, 11 pages. |
Number | Date | Country | |
---|---|---|---|
20220328426 A1 | Oct 2022 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16801093 | Feb 2020 | US |
Child | 17850932 | US |