Claims
- 1. A dielectrics dividing wafer comprising: dielectric films embedded in the wafer in a predetermined pattern extending laterally parallel to a face surface of the wafer; and partition dielectric films disposed in the form of a vertical wall in the wafer, and extending between a rear surface of the wafer and the embedded dielectric films and between the embedded dielectric films and the face surface of the wafer; wherein first semiconductor regions, surrounded by the partition dielectric films, are formed continuously from the face surface of the wafer to the rear surface of the wafer and second semiconductor regions are formed that are bounded by the partition dielectric films, the embedded dielectric films, and the face surface of the wafer surface; and wherein the first and second semiconductor regions are electrically isolated from each other.
- 2. A dielectrics dividing wafer as claimed in claim 1, wherein the partition dielectric films are attached to either side of grooves cut in the wafer in the form of a vertical wall, and both sides of the grooves are filled with polycrystalline silicon.
Priority Claims (1)
Number |
Date |
Country |
Kind |
3-102897 |
May 1991 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07/877,723 filed May 4, 1992, now abandoned.
US Referenced Citations (7)
Non-Patent Literature Citations (1)
Entry |
IEEE 1987 Custom Integrated Circuits Conference, "Dielectrically Isolated Intelligent Power Switch", Yu Ohata and Takao Izumita, pp. 443-446. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
877723 |
May 1992 |
|