Edge termination for super-junction MOSFETs

Information

  • Patent Grant
  • 10340377
  • Patent Number
    10,340,377
  • Date Filed
    Monday, May 15, 2017
    7 years ago
  • Date Issued
    Tuesday, July 2, 2019
    5 years ago
Abstract
Edge termination for MOSFETs. In accordance with an embodiment of the present invention, a metal oxide semiconductor field effect transistor (MOSFET) includes a core region including a plurality of parallel core plates coupled to a source terminal of the MOSFET. The MOSFET also includes a termination region surrounding the core region comprising a plurality of separated floating termination segments configured to force breakdown into the core region and not in the termination region. Each termination segment has a length dimension less than a length dimension of the core plates.
Description
FIELD OF INVENTION

Embodiments of the present invention relate to the field of integrated circuit design and manufacture. More specifically, embodiments of the present invention relate to systems and methods for a termination of super-junction MOSFETs.


BACKGROUND

Super-junction metal oxide semiconductor field effect transistors (MOSFETs) comprise a drift region made up of both N-type and P-type regions. Super-junction MOSFETs critically depend on maintaining a definite charge relation between the N and P regions in the drift regions. In general, plate type structures in a drift region show less manufacturing variation in volume, and hence less variation in total charge, in comparison to pillar type structures, e.g., with a round or oval cross section. Accordingly, devices comprising plate type structures in a drift region generally present improved control of a desired charge relation, in comparison to pillar type structures. For this reason, plate type structures may be preferred over pillar type structures for a drift region of a super-junction MOSFET.


However, plate type regions have a directional asymmetry in the sense that in one direction the plates are floating, and in the other, perpendicular, dimension they assume source potential at very low currents. This characteristic requires development of a termination scheme within the constraints of charge balance requirements.


SUMMARY OF THE INVENTION

Therefore, what is needed are systems and methods for edge termination for super-junction MOSFETs. An additional need exists for edge termination for super-junction MOSFETs with increased breakdown voltage in a decreased distance. What is further needed are systems and methods for edge termination for super-junction MOSFETs comprising plate structures in the drift region. A still further need exists for systems and methods for edge termination for super-junction MOSFETs that are compatible and complementary with existing systems and methods of integrated circuit design, manufacturing and test. Embodiments of the present invention provide these advantages.


In accordance with an embodiment of the present invention, a metal oxide semiconductor field effect transistor (MOSFET) includes a core region including a plurality of parallel core plates coupled to a source terminal of the MOSFET. The MOSFET also includes a termination region surrounding the core region comprising a plurality of separated floating termination segments configured to force breakdown into the core region and not in the termination region. Each termination segment has a length dimension less than a length dimension of the core plates.


In accordance with another embodiment of the present invention, a metal oxide semiconductor field effect transistor (MOSFET) includes a core region formed in a substrate of first conductivity, below an active region of the MOSFET. The core region includes a plurality of parallel core plates of a second conductivity coupled to a source terminal of the MOSFET, each of the plates having a plate width. The core plates alternate with regions of the first conductivity having a width of about the plate width. The MOSFET also includes a termination region surrounding the core region. The termination region includes a plurality of separated floating termination segments of the second conductivity formed in the substrate, separated from one another by regions of the first conductivity. Each of the termination segments has a length dimension less than a length dimension of the core plates. The termination region is configured to have a higher breakdown voltage than the core region.


In accordance with yet another embodiment of the present invention, a metal oxide semiconductor field effect transistor (MOSFET) includes a substrate of first conductivity, and a plurality of gate trenches descending beneath a surface of the substrate. Each gate trench includes one or more gates of the MOSFET. For example, a trench may comprise an active gate and optionally a shield gate, which may be coupled to the source. The MOSFET also includes source and body regions of the MOSFET in a mesa between the gate trenches and a drift region below the gate trenches and below the source and body regions. The drift region includes a plurality of core plates of a second conductivity alternating with regions of the first conductivity, wherein the core plates are coupled to the source regions of the MOSFET. The MOSFET further includes a termination region surrounding the drift region at about the same depth as the drift region. The termination region includes a plurality of separated floating termination segments of the second conductivity formed in the substrate, separated from one another by regions of the first conductivity. There are no gates of the MOSFET above the termination region, and each of the termination segments has a length dimension not greater than a length dimension of the core plates.





BRIEF DESCRIPTION OF THE DRAWINGS

The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. Unless otherwise noted, the drawings are not drawn to scale.



FIG. 1 illustrates a plan view of an exemplary edge termination for a super-junction MOSFET, in accordance with embodiments of the present invention.



FIG. 2 illustrates an exemplary design of termination segments, in accordance with embodiments of the present invention.



FIG. 3 illustrates a plan view of an exemplary edge termination for a super-junction MOSFET, in accordance with embodiments of the present invention.



FIG. 4 is an exemplary cross-sectional view showing elements of a semiconductor device, according to an embodiment of the present invention.





DETAILED DESCRIPTION

Reference will now be made in detail to various embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it is understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, it will be recognized by one of ordinary skill in the art that the invention may be practiced without these specific details. In other instances, well known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the invention.


NOTATION AND NOMENCLATURE

The figures are not drawn to scale, and only portions of the structures, as well as the various layers that form those structures, may be shown in the figures. Furthermore, fabrication processes and operations may be performed along with the processes and operations discussed herein; that is, there may be a number of process operations before, in between and/or after the operations shown and described herein. Importantly, embodiments in accordance with the present invention can be implemented in conjunction with these other (perhaps conventional) processes and operations without significantly perturbing them. Generally speaking, embodiments in accordance with the present invention may replace and/or supplement portions of a conventional process without significantly affecting peripheral processes and operations.


As used herein, the letter “n” refers to an n-type dopant and the letter “p” refers to a p-type dopant. A plus sign “+” or a minus sign “−” is used to represent, respectively, a relatively high or relatively low concentration of such dopant(s).


The term “channel” is used herein in the accepted manner. That is, current moves within a FET in a channel, from the source connection to the drain connection. A channel can be made of either n-type or p-type semiconductor material; accordingly, a FET is specified as either an re-channel or p-channel device. Some of the figures are discussed in the context of an n-channel device, more specifically an n-channel vertical MOSFET; however, embodiments according to the present invention are not so limited. That is, the features described herein may be utilized in a p-channel device. The discussion of an n-channel device can be readily mapped to a p-channel device by substituting p-type dopant and materials for corresponding n-type dopant and materials, and vice versa. In addition, embodiments in accordance with the present invention are well suited to planar gate super-junction MOSFETs.


The term “trench” has acquired two different, but related meanings within the semiconductor arts. Generally, when referring to a process, e.g., etching, the term trench is used to mean or refer to a void of material, e.g., a hole or ditch. Generally, the length of such a hole is much greater than its width or depth. However, when referring to a semiconductor structure or device, the term trench is used to mean or refer to a solid vertically-aligned structure, disposed beneath a surface of a substrate, having a complex composition, different from that of the substrate, and usually adjacent to a channel of a field effect transistor (FET). The structure comprises, for example, a gate of the FET. Accordingly, a trench semiconductor device generally comprises a mesa structure, which is not a trench, and portions, e.g., one half, of two adjacent structural “trenches.”


It is to be appreciated that although the semiconductor structure commonly referred to as a “trench” may be formed by etching a trench and then filling the trench, the use of the structural term herein in regards to embodiments of the present invention does not imply, and is not limited to such processes.


Edge Termination for Super-Junction MOSFETS

One function of an edge termination in a super-junction MOSFET is to drop the potential gradually from that of the source potential to the drain potential in a manner that does not stress the source metal above the ionizing potential of air. The source to drain potential may be on the order of 600 volts or more.



FIG. 1 illustrates a plan view of an exemplary edge termination 110 for a super-junction MOSFET 100, in accordance with embodiments of the present invention. The closed shapes of FIG. 1 indicate p-type material, for example, p-type material in an n-type epitaxial layer. It is appreciated that the area around and between p-type regions is typically n-type material. The termination region 110 comprises a plurality of termination segments 114 and termination plates 112 surrounding a core region 120. The p-type termination plates 112 and termination segments 114 are floating. There be more or fewer than the exemplary three rows of termination plates 112 and termination segments 114, in some embodiments.


The core region 120 is typically beneath active devices, e.g., MOSFETs, and is generally much larger in area than termination region 110. The p-type core plates 122 in the core region 120 are typically coupled to the source electrode, e.g., they are at source potential. For example, there will typically be many more core plates 122 than illustrated. The core plates 122, termination plates 112 and termination segments 114 have about the same vertical depth and vertical extent, e.g., in the plane perpendicular to the plane of FIG. 1.


The termination segments 114 are preferably square, e.g., their width is equal to their length, although that is not required. The termination plates 112 should be rectangular, e.g., their length is greater than their width. In general, the termination plates 112 should be the same length as, and aligned in parallel with, the p-plates 122 within the core region 120. The width of the segments 114 and the plates 112 are not necessarily the same.


The number of termination plates 112 and termination segments 114 and their spacing is determined by the desired source to drain potential of the super-junction MOSFET. In silicon, approximately 10 volts can be supported in a space of 1 μm. For a 600 volt device, the total space consumed by the gaps between the p-type structures (n-type material between termination plates 112 and/or termination segments 114) from one another should be of the order of 40 μm, e.g., supporting approximately 400 volts. It is appreciated that the spacing need not be regular. Assuming the width of the p-type structures to be 5 μm each, supporting about 50 volts, eight such segments are required to support 400 volts. Together therefore, for an 800 volt edge termination of the type described, the edge termination width can be as low as 80 μm. According to the conventional art, a commercially available product requires about 230 μm for about 600 volts of edge termination.


In accordance with embodiments of the present invention, the termination plates 112 and termination segments 114 and the inter-segment spacing should be designed in such a way that the charge balance condition is set so that all the segments are mostly depleted and the breakdown voltage of the edge termination is slightly higher than that of the core region. This will improve unclamped inductive-switching (UIS) capability of the device.


It is not necessary, however, that the edge segments be completely depleted. The depletion layers of the segments should merge with each other and support the voltage in both horizontal and vertical dimensions (in the view of FIG. 1). The segments surrounding the core area may be designed differently than the core plates so that the breakdown voltage of the edge is slightly higher than that of the core, for example, forcing breakdown into the core region and not in the termination region.


In accordance with embodiments of the present invention, segment spacing and width may be designed according to Relation 1, below:

δQn˜2δQp  (Relation 1)

where δQn is the charge in the space between the termination segments, and δQp is the additional charge in the P plate segment, due do its greater width relative to the width of the core plate.


In accordance with embodiments of the present invention, a super-junction MOSFET may advantageously have a charge imbalance, e.g., the charge of p-type material is not equal to the charge of n-type material, in the termination region. For example, Qp≠Qn. In accordance with embodiments of the present invention, for an n-channel MOSFET formed in n-type material, e.g., an n-type epitaxial layer, the charge of n-type material may be slightly larger than the charge of p-type material, e.g., Qp<Qn. The termination breakdown voltage should be higher than the core breakdown voltage, with different charge imbalance between these two regions.



FIG. 2 illustrates an exemplary design 200 of termination segments, e.g., corresponding to termination segments 114 of FIG. 1, in accordance with embodiments of the present invention. FIG. 2 is not drawn to scale. FIG. 2 illustrates a portion 222 of a core plate, e.g., corresponding to core plate 122 of FIG. 1. Core plate portion 222 has a width dimension 224. It is appreciated that the full horizontal length of core plate portion 222 may not be illustrated.



FIG. 2 also illustrates a plurality of termination segments 214, e.g., corresponding to termination segments 114 of FIG. 1. The termination segments 214 are wider than core plate 222. The increased width provides an increased charge of 2δQp (220) in comparison to a termination segment of the same width (224) as the core plate. The termination segments 214 are spaced at a distance from each other 210 that provides a charge of δQn (210). Thus, the conditions of Relation 1 are met.


It is appreciated that dimensions 210 and 220 are illustrated in terms of the charge available in such regions. The actual physical dimensions are a function of the dopant densities of both n-type and p-type materials and the width of the core plate 222. As previously presented, the number of termination segments 214 and their spacing 210 are functions of the desired breakdown voltage in the termination region.


In this novel manner, the charge balance condition is set so that all the termination segments 214 are mostly depleted and the breakdown voltage of the edge termination is slightly higher than that of the core region, thus improving the unclamped inductive-switching (UIS) capability of the device.



FIG. 3 illustrates a plan view of an exemplary edge termination 310 for a super-junction MOSFET 300, in accordance with embodiments of the present invention. The closed shapes of FIG. 3 indicate p-type material, for example, p-type material in an n-type epitaxial layer. It is appreciated that the area around and between p-type regions is typically n-type material. In contrast to FIG. 1, the terminal region 310 comprises all segment regions, for example, there are no plate regions in the termination region. The termination region 310 comprises a plurality of termination segments 314 surrounding a core region 320. The p-type termination segments 314 are floating. There may be more or fewer than the exemplary three rows of termination segments 314, in some embodiments.


The core region 320 is typically beneath active devices, e.g., MOSFETs, and is generally much larger in area than termination region 310. The p-type core plates 322 in the core region 120 are typically coupled to the source electrode, e.g., they are at source potential. For example, there will typically be many more core plates 322 than illustrated


The termination segments 314 are preferably square, e.g., their width is equal to their length, although that is not required. The width of the termination segments 314 and the core plates 322 are not necessarily the same. The corners of termination segments 314 and/or the core plates 322 may be rounded, as illustrated, to increase breakdown voltage. It is to be appreciated that such rounding is not so extreme as to reduce the segment shapes to that of pillars. For example, the radius of the rounded corners should be much less than one-half of the diagonal distance across the segment. In addition, the corner termination segments, e.g., corner termination segments 350, may be designed differently than the edge cells as demanded by electrostatic considerations relating charge to field distribution, in some embodiments. For example, corner termination segments 350 may be scaled such that the array of termination segments 314 comprises rounded “corners,” as indicated by the dotted lines in the corners of the termination region 310.


The number of termination plates 312, their width and their spacing are determined by the desired source to drain potential of the super-junction MOSFET, as previously presented with respect to FIGS. 1 and 2.



FIG. 4 is an exemplary cross-sectional view showing elements of a semiconductor device 400 (e.g., an n-channel Super Junction trench power MOSFET device) according to an embodiment of the present invention. The semiconductor device 400 comprises a drain electrode 402 on the bottom surface of an n+ drain layer or substrate 404. FIG. 4 illustrates a drift region 401, below the gates 411 and bodies 414 of device 400. Drift region 401 may also be known as or referred to as a core region. Alternating p− drift regions or p-type columns or plates 422 and n− drift regions or n-type columns are located above the substrate 404, e.g., in epitaxial n− material. The alternating p-type (p−) columns 422 and n-type (n−) columns form what is known as or referred to as a super junction.


In the example embodiment of FIG. 4, each p-type column 422 is located under a respective polysilicon (poly) trench gate 411 (gate poly 411). Generally speaking, each trench gate 411 is aligned above a corresponding p-type column 422. More specifically, each trench gate 411 may be aligned along the longitudinal axis of a corresponding p-type column 422 (given the orientation of FIG. 4, the longitudinal axis is a vertical line within a p-type column). In one embodiment, the longitudinal axis of a trench gate 411 coincides with the longitudinal axis of a p-type column 422 such that the trench gate 411 is centered over the p-type column 422. In the FIG. 4 embodiment, the p-type columns 422 are separated from the trench gates 411 by a respective isolation layer, e.g., oxide 409.


A p− region (p-type body region 414) is situated in a mesa between the trench gates 411. Also, n+ regions (n-type source regions 415) are situated on opposite sides of each trench gate 411, above the p-type body regions 414. According to an embodiment of the invention, the p-type columns 422 are picked up and electrically shorted to the source metal layer in a well known manner, e.g., outside the plane of FIG. 4 (not shown).



FIG. 4 also illustrates termination segments 412. Termination segments 412 are located in a termination region 403, distinct from, e.g., “outside of,” the drift region 401 of semiconductor device 400. For example, there are no gates, e.g., FET gates 411, or FET bodies 414, above the termination region 403, in contrast to the presence of FET gates 411 and FET bodies 414 above the drift region 401. Termination segments are “floating,” e.g., not connected to any other terminals, in some embodiments. Termination region 403 is at about the same depth into the semiconductor device 400 as drift region 401, e.g., at a depth deeper than the gate 411 and body 414.



FIG. 4 further illustrates an active region 440 of semiconductor device 400, in accordance with embodiments of the present invention. Active region 440 generally comprises a source, e.g., source 415, a body or channel region, e.g., body 414, and/or a gate, e.g., gate 414.


In this novel manner, a plurality of separated floating termination segments are configured to force breakdown into the core super-junction region and away from the termination region. Accordingly, the core super-junction region will break down before the termination region, thereby providing an effective termination for the desired drain-source voltage.


Embodiments in accordance with the present invention provide systems and methods for trench metal-oxide-semiconductor field-effect transistors (MOSFETs) with self-aligned body contacts. In addition, embodiments in accordance with the present invention provide systems and methods for trench MOSFETs with self-aligned body contacts having increased separation between a body contact implant and a gate trench. Further, embodiments in accordance with the present invention provide systems and methods for trench MOSFETs with self-aligned body contacts having improved performance at finer, e.g., smaller, inter-gate pitch dimensions. Still further, embodiments in accordance with the present invention provide systems and methods for trench MOSFETs with self-aligned body contacts that are compatible and complementary with existing systems and methods of integrated circuit design, manufacturing and test.


Various embodiments of the invention are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the invention should not be construed as limited by such embodiments, but rather construed according to the below claims.

Claims
  • 1. A metal oxide semiconductor field effect transistor (MOSFET) comprising: a core region comprising a plurality of parallel core plates coupled to a source terminal of said super-junction MOSFET; anda termination region surrounding said core super-junction region comprisinga plurality of termination segments configured to force breakdown into said core super-junction region and away from said termination region,wherein all said termination segments in said termination region are electrically floating,wherein each of said termination segments has a length dimension less than a length dimension of said core plates.
  • 2. The MOSFET of claim 1 comprising a trench gate.
  • 3. The MOSFET of claim 1 wherein said termination segments have rounded corners of radius much less than their diagonal dimension.
  • 4. The MOSFET of claim 1 wherein a charge balance of said termination region is less rich in the type of carriers of said termination segments.
  • 5. The super-junction MOSFET of claim 1 wherein said termination segments are wider than said core plates.
  • 6. The MOSFET of claim 5 wherein an increased charge of said termination segments due to an increased width of said termination segments in comparison to a width of said core plates is substantially equal to the magnitude of an opposite charge in material between said termination segments.
  • 7. The MOSFET of claim 1 wherein said termination region achieves a breakdown voltage of 800 volts in a width dimension of 80 microns.
  • 8. A metal oxide semiconductor field effect transistor (MOSFET) comprising: a core region formed in a substrate of first conductivity type, below an active region of said MOSFET, said core region comprising:a plurality of parallel core plates of a second conductivity type coupled to a source terminal of said MOSFET, each of said plates having a plate width;said core plates alternating with regions of said first conductivity having a width of about said plate width;a plurality of separated floating termination segments of said second conductivity type formed in said substrate, separated from one another by regions of said first conductivity type,wherein each of said termination segments has a length dimension less than a length dimension of said core plates, andwherein said floating termination segments are configured to have a higher breakdown voltage than said core region.
  • 9. The MOSFET of claim 8 wherein said core plates are below the level of a gate of said MOSFET.
  • 10. The MOSFET of claim 8 wherein a vertical depth of said core plates are substantially the same as a vertical depth of said termination segments.
  • 11. The MOSFET of claim 8 wherein said termination segments are wider than said core plates.
  • 12. The MOSFET of claim 11 wherein a charge of one said termination segments is about equal to the magnitude of a charge in a region separating said termination segment from an adjacent termination segment.
  • 13. The MOSFET of claim 8 wherein a charge of first conductivity is greater than a charge of said second conductivity in said termination region.
  • 14. A metal oxide semiconductor field effect transistor (MOSFET) comprising: a substrate of first conductivity;a plurality of gate trenches descending beneath a surface of said substrate,wherein each gate trench comprises one or more gates of said MOSFET;source and body regions of said MOSFET in a mesa between said gate trenches;a drift region below said gate trenches and below said source and body regions, said drift region comprising:a plurality of core plates of a second conductivity alternating with regions of said first conductivity, wherein said core plates are coupled to said source regions of said MOSFET;a termination region surrounding said drift region at about the same depth as said drift region, said termination region comprising:a plurality of separated floating termination segments of said second conductivity formed in said substrate, separated from one another by regions of said first conductivity,wherein there are no gates of said MOSFET above said termination region, andwherein each of said termination segments has a length dimension not greater than a length dimension of said core plates.
  • 15. The MOSFET of claim 14 wherein said termination segments are wider than said core plates.
  • 16. The MOSFET of claim 14 wherein a charge of one said termination segments is about equal to the magnitude of a charge in a region separating said termination segment from an adjacent termination segment.
  • 17. The MOSFET of claim 14 wherein a charge of first conductivity is greater than a charge of said second conductivity in said termination region.
  • 18. The MOSFET of claim 14 wherein said termination segments have rounded corners of radius much less than their diagonal dimension.
  • 19. The MOSFET of claim 14 wherein termination segments at a corner of said termination region are reduced in extent to approximate a rounded corner of said termination region.
  • 20. The MOSFET of claim 1 wherein all said core plates have substantially the same length and width dimensions.
RELATED APPLICATIONS

This application is a Divisional application of co-pending, commonly assigned U.S. application Ser. No. 14/830,277, filed Aug. 19, 2015, which in turn claimed priority to U.S. Provisional Patent Application No. 62/039,346, filed Aug. 19, 2014, entitled, “New Edge Termination for SJMOSFETs with Plates” to Pattanayak, which is hereby incorporated herein by reference in its entirety.

US Referenced Citations (443)
Number Name Date Kind
3906540 Hollins Sep 1975 A
4191603 Garbarino et al. Mar 1980 A
4375999 Nawata et al. Mar 1983 A
4399449 Herman et al. Aug 1983 A
4532534 Ford et al. Jul 1985 A
4584025 Takaoka et al. Apr 1986 A
4593302 Lidow et al. Jun 1986 A
4602266 Coe Jul 1986 A
4620211 Baliga et al. Oct 1986 A
4641174 Baliga Feb 1987 A
4646117 Temple Feb 1987 A
4672407 Nakagawa et al. Jun 1987 A
4680853 Lidow et al. Jul 1987 A
4710265 Hotta Dec 1987 A
4782372 Nakagawa et al. Nov 1988 A
4799095 Baliga Jan 1989 A
4803532 Mihara Feb 1989 A
4819044 Murakami Apr 1989 A
4819052 Hutter Apr 1989 A
4823172 Mihara Apr 1989 A
4827321 Baliga May 1989 A
4857986 Kinugawa Aug 1989 A
4893160 Blanchard Jan 1990 A
4928155 Nakagawa et al. May 1990 A
4939557 Pao et al. Jul 1990 A
4941026 Temple Jul 1990 A
4954854 Dhong et al. Sep 1990 A
4967243 Baliga et al. Oct 1990 A
4969027 Baliga et al. Nov 1990 A
4974059 Kinzer Nov 1990 A
4982249 Kim et al. Jan 1991 A
5016066 Takahashi May 1991 A
5019526 Yamane et al. May 1991 A
5021840 Morris Jun 1991 A
5034338 Neppl et al. Jul 1991 A
5034346 Alter et al. Jul 1991 A
5055896 Williams et al. Oct 1991 A
5072266 Bulucea et al. Dec 1991 A
5086007 Ueno Feb 1992 A
5087577 Strack Feb 1992 A
5111253 Korman et al. May 1992 A
5113237 Stengl May 1992 A
5155574 Yamaguchi Oct 1992 A
5156993 Su Oct 1992 A
5160491 Mori Nov 1992 A
5168331 Yilmaz Dec 1992 A
5171699 Hutter et al. Dec 1992 A
5191395 Nishimura Mar 1993 A
5221850 Sakurai Jun 1993 A
5233215 Baliga Aug 1993 A
5245106 Cameron et al. Sep 1993 A
5250449 Kuroyanagi et al. Oct 1993 A
5268586 Mukherjee et al. Dec 1993 A
5298442 Bulucea et al. Mar 1994 A
5316959 Kwan et al. May 1994 A
5341011 Hshieh et al. Aug 1994 A
5362665 Lu Nov 1994 A
5366914 Takahashi et al. Nov 1994 A
5378655 Hutchings et al. Jan 1995 A
5387528 Hutchings et al. Feb 1995 A
5396085 Baliga Mar 1995 A
5404040 Hshieh et al. Apr 1995 A
5422508 Yilmaz et al. Jun 1995 A
5429964 Yilmaz et al. Jul 1995 A
5430315 Rumennik Jul 1995 A
5497013 Temple Mar 1996 A
5521409 Hshieh et al. May 1996 A
5525821 Harada et al. Jun 1996 A
5527720 Goodyear et al. Jun 1996 A
5567634 Hebert et al. Oct 1996 A
5578508 Baba et al. Nov 1996 A
5597765 Yilmaz et al. Jan 1997 A
5602424 Tsubouchi et al. Feb 1997 A
5614751 Yilmaz et al. Mar 1997 A
5621234 Kato Apr 1997 A
5648283 Tsang et al. Jul 1997 A
5689128 Hshieh et al. Nov 1997 A
5696396 Tokura et al. Dec 1997 A
5770878 Beasom Jun 1998 A
5808340 Wollesen et al. Sep 1998 A
5814858 Williams Sep 1998 A
5877538 Williams Mar 1999 A
5965904 Ohtani et al. Oct 1999 A
5998836 Williams Dec 1999 A
5998837 Williams Dec 1999 A
6049108 Williams et al. Apr 2000 A
6096584 Ellis-Monaghan et al. Aug 2000 A
6140678 Grabowski et al. Oct 2000 A
6153896 Omura et al. Nov 2000 A
6168996 Numazawa et al. Jan 2001 B1
6172398 Hshieh Jan 2001 B1
6180966 Kohno et al. Jan 2001 B1
6204533 Williams et al. Mar 2001 B1
6211018 Nam et al. Apr 2001 B1
6228700 Lee May 2001 B1
6238981 Grebs May 2001 B1
6245615 Noble et al. Jun 2001 B1
6268242 Williams et al. Jul 2001 B1
6274904 Tihanyi Aug 2001 B1
6277695 Williams et al. Aug 2001 B1
6285060 Korec et al. Sep 2001 B1
6323518 Sakamoto et al. Nov 2001 B1
6348712 Korec et al. Feb 2002 B1
6351009 Kocon et al. Feb 2002 B1
6359308 Hijzen et al. Mar 2002 B1
6380569 Chang et al. Apr 2002 B1
6391721 Nakagawa May 2002 B2
6413822 Williams et al. Jul 2002 B2
6465843 Hirler et al. Oct 2002 B1
6475864 Sato et al. Nov 2002 B1
6483171 Forbes et al. Nov 2002 B1
6489204 Tsui Dec 2002 B1
6495883 Shibata et al. Dec 2002 B2
6498071 Hijzen et al. Dec 2002 B2
6580123 Thapar Jun 2003 B2
6580154 Noble et al. Jun 2003 B2
6611021 Onishi et al. Aug 2003 B1
6620691 Hshieh et al. Sep 2003 B2
6621122 Qu Sep 2003 B2
6642109 Lee et al. Nov 2003 B2
6661054 Nakamura Dec 2003 B1
6700158 Cao et al. Mar 2004 B1
6710403 Sapp Mar 2004 B2
6717210 Takano et al. Apr 2004 B2
6756274 Williams et al. Jun 2004 B2
6764889 Baliga Jul 2004 B2
6770539 Sumida Aug 2004 B2
6794239 Gonzalez Sep 2004 B2
6825105 Grover et al. Nov 2004 B2
6831345 Kinoshita et al. Dec 2004 B2
6836001 Yamauchi et al. Dec 2004 B2
6861701 Williams et al. Mar 2005 B2
6888195 Saito et al. May 2005 B2
6903393 Ohmi et al. Jun 2005 B2
6919610 Saitoh et al. Jul 2005 B2
6927451 Darwish Aug 2005 B1
6927455 Narazaki Aug 2005 B2
6960821 Noble et al. Nov 2005 B2
6987305 He et al. Jan 2006 B2
7045857 Darwish et al. May 2006 B2
7122875 Hatade Oct 2006 B2
7161209 Saito et al. Jan 2007 B2
7224022 Tokano et al. May 2007 B2
7319256 Kraft et al. Jan 2008 B1
7335946 Bhalla et al. Feb 2008 B1
7348235 Fujiishi Mar 2008 B2
7361952 Miura et al. Apr 2008 B2
7375029 Poelzl May 2008 B2
7397083 Amali et al. Jul 2008 B2
7449354 Marchant et al. Nov 2008 B2
7470953 Takaya et al. Dec 2008 B2
7504307 Peake Mar 2009 B2
7521306 Kubo et al. Apr 2009 B2
7541642 Kawamura et al. Jun 2009 B2
7544568 Matsuura et al. Jun 2009 B2
7601603 Yamauchi et al. Oct 2009 B2
7642178 Yamauchi et al. Jan 2010 B2
7659588 Husain et al. Feb 2010 B2
7663195 Ohmi et al. Feb 2010 B2
7700970 Saggio et al. Apr 2010 B2
7704864 Hshieh Apr 2010 B2
7745883 Williams et al. Jun 2010 B2
RE41509 Kinzer et al. Aug 2010 E
7767500 Sridevan Aug 2010 B2
7811907 Shibata et al. Oct 2010 B2
7825474 Noguchi et al. Nov 2010 B2
7834376 Carta et al. Nov 2010 B2
7910440 Ohta et al. Mar 2011 B2
7910486 Yilmaz et al. Mar 2011 B2
7911020 Niimura et al. Mar 2011 B2
7964913 Darwish Jun 2011 B2
8076718 Takaya et al. Dec 2011 B2
8080459 Xu Dec 2011 B2
8247296 Grivna Aug 2012 B2
8304829 Yedinak Nov 2012 B2
8334566 Tai Dec 2012 B2
8367500 Xu et al. Feb 2013 B1
8368165 Richieri Feb 2013 B2
RE44236 Yamauchi et al. May 2013 E
8536003 Lin et al. Sep 2013 B2
8536004 Lin et al. Sep 2013 B2
8541278 Lin et al. Sep 2013 B2
8541834 Nozu Sep 2013 B2
8558309 Tamaki et al. Oct 2013 B2
8564088 Schmidt Oct 2013 B2
8575707 Tamaki et al. Nov 2013 B2
8598657 Tamaki et al. Dec 2013 B2
8603879 Lin et al. Dec 2013 B2
8629019 Xu et al. Jan 2014 B2
8633561 Husain et al. Jan 2014 B2
8643056 Kimura et al. Feb 2014 B2
8643089 Lee et al. Feb 2014 B2
8669614 Cheng Mar 2014 B2
8716789 Ono et al. May 2014 B2
8748973 Lin et al. Jun 2014 B2
8749017 Lu Jun 2014 B2
8772869 Saito et al. Jul 2014 B2
8786046 Tamaki et al. Jul 2014 B2
8790971 Lin et al. Jul 2014 B1
8796787 Tamaki et al. Aug 2014 B2
8803207 Grebs et al. Aug 2014 B2
8836017 Lee et al. Sep 2014 B2
8847305 Toyoda et al. Sep 2014 B2
8860144 Ohta et al. Oct 2014 B2
8901652 Saggio et al. Dec 2014 B2
8940606 Lin et al. Jan 2015 B2
8963260 Lin et al. Feb 2015 B2
8981469 Tamaki et al. Mar 2015 B2
8987819 Tamaki et al. Mar 2015 B2
9000516 Xiao Apr 2015 B2
9006822 Peake et al. Apr 2015 B2
9029946 Davies May 2015 B2
9041070 Eguchi et al. May 2015 B2
9041101 Ono et al. May 2015 B2
9048250 Yamada et al. Jun 2015 B2
9076725 Niimura Jul 2015 B2
9076887 Lee et al. Jul 2015 B2
9082810 Kitagawa Jul 2015 B2
9093288 Tamaki et al. Jul 2015 B2
9111770 Lin et al. Aug 2015 B2
9129892 Toyoda et al. Sep 2015 B2
9136324 Kimura et al. Sep 2015 B2
9136325 Tan et al. Sep 2015 B2
9166036 Tamaki Oct 2015 B2
9177866 Davies Nov 2015 B2
9236460 Koyama et al. Jan 2016 B2
9240464 Eguchi et al. Jan 2016 B2
9269767 Tamaki et al. Feb 2016 B2
9281393 Ma et al. Mar 2016 B2
9293564 Nishimura et al. Mar 2016 B2
9306064 Wahl et al. Apr 2016 B2
9312332 Lu Apr 2016 B2
9349721 Saito et al. May 2016 B2
9362118 Toyoda et al. Jun 2016 B2
9362393 Sakata et al. Jun 2016 B2
9368617 Hirler et al. Jun 2016 B2
9379235 Tamaki et al. Jun 2016 B2
9412880 Carta et al. Aug 2016 B2
9419092 Carta et al. Aug 2016 B2
9425306 Gao et al. Aug 2016 B2
9431249 Pattanayak Aug 2016 B2
9431290 Niimura Aug 2016 B2
9431481 Lee Aug 2016 B2
9431550 Chen et al. Aug 2016 B2
9437424 Pattanayak et al. Sep 2016 B2
9443974 Gao et al. Sep 2016 B2
9472403 Carta et al. Oct 2016 B2
9478441 Sridevan Oct 2016 B1
9842911 Tipirneni et al. Dec 2017 B2
9882044 Pattanayak Jan 2018 B2
20010005031 Sakamoto et al. Jun 2001 A1
20010026006 Noble et al. Oct 2001 A1
20010026989 Thapar Oct 2001 A1
20010050394 Onishi et al. Dec 2001 A1
20010052601 Onishi et al. Dec 2001 A1
20020016034 Gonzalez Feb 2002 A1
20020030237 Omura et al. Mar 2002 A1
20020036319 Baliga Mar 2002 A1
20020038887 Ninomiya et al. Apr 2002 A1
20020050847 Taniguchi et al. May 2002 A1
20020074585 Tsang et al. Jun 2002 A1
20020123196 Chang et al. Sep 2002 A1
20020130359 Okumura et al. Sep 2002 A1
20030011046 Qu Jan 2003 A1
20030030092 Darwish et al. Feb 2003 A1
20030067033 Kinoshita et al. Apr 2003 A1
20030085422 Amali et al. May 2003 A1
20030193067 Kim et al. Oct 2003 A1
20030201483 Sumida Oct 2003 A1
20040016959 Yamaguchi et al. Jan 2004 A1
20040021173 Sapp Feb 2004 A1
20040021174 Kobayashi Feb 2004 A1
20040056284 Nagaoka et al. Mar 2004 A1
20040108568 Qu Jun 2004 A1
20040113201 Bhalla et al. Jun 2004 A1
20040155287 Omura et al. Aug 2004 A1
20040161886 Forbes et al. Aug 2004 A1
20040173844 Williams et al. Sep 2004 A1
20040222458 Hsieh et al. Nov 2004 A1
20040222461 Peyre-Lavigne et al. Nov 2004 A1
20040238844 Tokano et al. Dec 2004 A1
20050001268 Baliga Jan 2005 A1
20050026369 Noble et al. Feb 2005 A1
20050029585 He et al. Feb 2005 A1
20050062124 Chiola Mar 2005 A1
20050079678 Verma et al. Apr 2005 A1
20050167695 Yilmaz Aug 2005 A1
20050184336 Takahashi et al. Aug 2005 A1
20050215011 Darwish et al. Sep 2005 A1
20050266642 Kubo et al. Dec 2005 A1
20060014349 Williams et al. Jan 2006 A1
20060043481 Yamashita et al. Mar 2006 A1
20060108635 Bhalla et al. May 2006 A1
20060113577 Ohtani Jun 2006 A1
20060113588 Wu Jun 2006 A1
20060209887 Bhalla et al. Sep 2006 A1
20060214221 Challa et al. Sep 2006 A1
20060214242 Carta et al. Sep 2006 A1
20060226494 Hshieh Oct 2006 A1
20060267090 Sapp et al. Nov 2006 A1
20060273383 Hshieh Dec 2006 A1
20060273390 Hshieh et al. Dec 2006 A1
20060285368 Schlecht Dec 2006 A1
20070007589 Nakagawa Jan 2007 A1
20070013000 Shiraishi Jan 2007 A1
20070023828 Kawamura et al. Feb 2007 A1
20070040217 Saito et al. Feb 2007 A1
20070048909 Sridevan Mar 2007 A1
20070138546 Kawamura et al. Jun 2007 A1
20070145514 Kocon Jun 2007 A1
20070155104 Marchant et al. Jul 2007 A1
20070222025 Husain et al. Sep 2007 A1
20070228496 Rochefort et al. Oct 2007 A1
20070249142 Hisanaga Oct 2007 A1
20070272977 Saito et al. Nov 2007 A1
20070290257 Kraft et al. Dec 2007 A1
20070290267 Yoshikawa et al. Dec 2007 A1
20080042172 Hirler et al. Feb 2008 A1
20080079078 Noguchi et al. Apr 2008 A1
20080090347 Huang et al. Apr 2008 A1
20080099344 Basol et al. May 2008 A9
20080135931 Challa et al. Jun 2008 A1
20080164515 Li Jul 2008 A1
20080164517 Ohta et al. Jul 2008 A1
20080173969 Hebert et al. Jul 2008 A1
20080179671 Saito Jul 2008 A1
20080185640 Nakagawa Aug 2008 A1
20080185643 Hossain Aug 2008 A1
20080197407 Challa et al. Aug 2008 A1
20080211020 Saito Sep 2008 A1
20080246081 Li et al. Oct 2008 A1
20080290403 Ono et al. Nov 2008 A1
20090014792 Reynes et al. Jan 2009 A1
20090020810 Marchant Jan 2009 A1
20090079002 Lee et al. Mar 2009 A1
20090085099 Su et al. Apr 2009 A1
20090090967 Chen et al. Apr 2009 A1
20090140327 Hirao et al. Jun 2009 A1
20090159963 Yamaguchi et al. Jun 2009 A1
20090166721 Denison et al. Jul 2009 A1
20090166740 Bhalla et al. Jul 2009 A1
20090206440 Schulze et al. Aug 2009 A1
20090236697 Ono Sep 2009 A1
20090302376 Inoue et al. Dec 2009 A1
20090315104 Hsieh Dec 2009 A1
20100006935 Huang et al. Jan 2010 A1
20100025760 Kawashima Feb 2010 A1
20100032791 Hozumi et al. Feb 2010 A1
20100055892 Poelzl Mar 2010 A1
20100059797 Ngai et al. Mar 2010 A1
20100078775 Mauder et al. Apr 2010 A1
20100084704 Darwish et al. Apr 2010 A1
20100181606 Takaishi Jul 2010 A1
20100233667 Wilson et al. Sep 2010 A1
20100289032 Zhang et al. Nov 2010 A1
20100311216 Marchant Dec 2010 A1
20110001189 Challa et al. Jan 2011 A1
20110049614 Gao et al. Mar 2011 A1
20110053326 Gao et al. Mar 2011 A1
20110089486 Xu et al. Apr 2011 A1
20110089488 Yilmaz et al. Apr 2011 A1
20110233667 Tai et al. Sep 2011 A1
20110233714 Lu Sep 2011 A1
20110241104 Willmeroth et al. Oct 2011 A1
20110254084 Terrill et al. Oct 2011 A1
20120112306 Onishi May 2012 A1
20120187474 Rexer et al. Jul 2012 A1
20120187477 Hsieh Jul 2012 A1
20120241847 Saito et al. Sep 2012 A1
20120273871 Yedinak et al. Nov 2012 A1
20120273875 Yedinak et al. Nov 2012 A1
20120273884 Yedinak et al. Nov 2012 A1
20120273916 Yedinak et al. Nov 2012 A1
20120299094 Lee et al. Nov 2012 A1
20120313161 Grivna et al. Dec 2012 A1
20120326229 Poelzl et al. Dec 2012 A1
20130069145 Kawano et al. Mar 2013 A1
20130134500 Tamaki et al. May 2013 A1
20130140633 Pattanayak Jun 2013 A1
20130187196 Kadow Jul 2013 A1
20130207227 Azam et al. Aug 2013 A1
20130214355 Fang et al. Aug 2013 A1
20130264650 Tamaki et al. Oct 2013 A1
20130277763 Ohta et al. Oct 2013 A1
20130292762 Blanchard Nov 2013 A1
20130307058 Wahl et al. Nov 2013 A1
20130320462 Tipirneni et al. Dec 2013 A1
20130334598 Okumura Dec 2013 A1
20140027842 Tamaki et al. Jan 2014 A1
20140027847 Tamaki et al. Jan 2014 A1
20140035002 Cao et al. Feb 2014 A1
20140061644 Cao et al. Mar 2014 A1
20140061783 Xiao Mar 2014 A1
20140110779 Tamaki Apr 2014 A1
20140117437 Willmeroth et al. May 2014 A1
20140117445 Kimura et al. May 2014 A1
20140159143 Ma et al. Jun 2014 A1
20140191309 Eguchi et al. Jul 2014 A1
20140191310 Ono et al. Jul 2014 A1
20140199816 Lin et al. Jul 2014 A1
20140206162 Eguchi et al. Jul 2014 A1
20140206165 Li et al. Jul 2014 A1
20140231912 Willmeroth et al. Aug 2014 A1
20140242769 Yamada et al. Aug 2014 A1
20140284704 Saito et al. Sep 2014 A1
20140291773 Lin et al. Oct 2014 A1
20140299961 Tamaki et al. Oct 2014 A1
20140302621 Niimura Oct 2014 A1
20140312418 Tamaki et al. Oct 2014 A1
20140327039 Lin et al. Nov 2014 A1
20140370674 Toyoda et al. Dec 2014 A1
20150054062 Lin et al. Feb 2015 A1
20150054119 Tan et al. Feb 2015 A1
20150076599 Cho et al. Mar 2015 A1
20150097237 Tamaki et al. Apr 2015 A1
20150108568 Terrill et al. Apr 2015 A1
20150115286 Takeuchi et al. Apr 2015 A1
20150115355 Hirler et al. Apr 2015 A1
20150115358 Mauder et al. Apr 2015 A1
20150116031 Wahl et al. Apr 2015 A1
20150137697 Cheng May 2015 A1
20150155378 Tamaki et al. Jun 2015 A1
20150179764 Okumura Jun 2015 A1
20150187913 Peake et al. Jul 2015 A1
20150249124 Ma et al. Sep 2015 A1
20150270157 Niimura Sep 2015 A1
20150287778 Tamaki et al. Oct 2015 A1
20150340231 Toyoda et al. Nov 2015 A1
20150364577 Nishimura et al. Dec 2015 A1
20150372078 Pattanayak et al. Dec 2015 A1
20150372132 Pattanayak et al. Dec 2015 A1
20160020273 Woo et al. Jan 2016 A1
20160020276 Lu Jan 2016 A1
20160020315 Hirler Jan 2016 A1
20160035880 Tamaki Feb 2016 A1
20160049466 Abiko et al. Feb 2016 A1
20160056281 Pattanayak Feb 2016 A1
20160079079 Eguchi et al. Mar 2016 A1
20160079411 Hino et al. Mar 2016 A1
20160126345 Tamaki et al. May 2016 A1
20160133505 Eguchi et al. May 2016 A1
20160190235 Tamaki et al. Jun 2016 A1
20160225893 Hirler et al. Aug 2016 A1
Foreign Referenced Citations (140)
Number Date Country
101154664 Apr 2008 CN
101180737 May 2008 CN
101180737 May 2008 CN
102194701 Sep 2011 CN
3932621 Apr 1990 DE
4208695 Sep 1992 DE
4208695 Sep 1992 DE
102004036330 Mar 2005 DE
102004036330 Mar 2005 DE
10343084 May 2005 DE
102004057792 Jun 2006 DE
112005003584 Apr 2008 DE
112005003584 Apr 2008 DE
112006003618 Nov 2008 DE
102008032711 Jan 2009 DE
102009036930 Mar 2010 DE
0133642 Mar 1985 EP
0133642 Mar 1985 EP
0227894 Jul 1987 EP
0279403 Aug 1988 EP
0310047 Apr 1989 EP
0345380 Dec 1989 EP
0354449 Feb 1990 EP
0354449 Feb 1990 EP
0438700 Jul 1991 EP
0438700 Jul 1991 EP
0580213 Jan 1994 EP
0583022 Feb 1994 EP
0583022 Feb 1994 EP
0583023 Feb 1994 EP
0620588 Oct 1994 EP
0628337 Dec 1994 EP
0628337 Dec 1994 EP
0746030 Dec 1996 EP
0746030 Dec 1996 EP
1033759 Sep 2000 EP
1033759 Sep 2000 EP
1186023 Mar 2002 EP
1351313 Oct 2003 EP
1376674 Jan 2004 EP
1403914 Mar 2004 EP
2647596 Nov 1990 FR
2033658 May 1980 GB
2087648 May 1982 GB
2134705 Aug 1984 GB
2137811 Oct 1984 GB
2166290 Apr 1986 GB
2269050 Jan 1994 GB
5658267 May 1981 JP
5984474 May 1984 JP
59141267 Aug 1984 JP
60249367 Dec 1985 JP
6180860 Apr 1986 JP
62176168 Aug 1987 JP
62298152 Dec 1987 JP
142177 Feb 1989 JP
1198076 Aug 1989 JP
1310576 Dec 1989 JP
291976 Mar 1990 JP
H02114646 Apr 1990 JP
H03173180 Jul 1991 JP
H05315620 Nov 1993 JP
H06350090 Dec 1994 JP
H09129877 May 1997 JP
H09260645 Oct 1997 JP
H10032331 Feb 1998 JP
H10214809 Aug 1998 JP
2000091344 Mar 2000 JP
2000332246 Nov 2000 JP
2001016080 Jan 2002 JP
3273180 Apr 2002 JP
2002110978 Apr 2002 JP
2002127830 May 2002 JP
2002134705 May 2002 JP
2002190593 Jul 2002 JP
2002222950 Aug 2002 JP
2002246596 Aug 2002 JP
2002540603 Nov 2002 JP
2002368221 Dec 2002 JP
2002373988 Dec 2002 JP
2003030396 Jan 2003 JP
2003101039 Apr 2003 JP
2003515954 May 2003 JP
2003179223 Jun 2003 JP
2003324196 Nov 2003 JP
2004134793 Apr 2004 JP
2004522319 Jul 2004 JP
2005142240 Jun 2005 JP
2005209983 Aug 2005 JP
2005524970 Aug 2005 JP
2005268679 Sep 2005 JP
2005286328 Oct 2005 JP
2006005275 Jan 2006 JP
2006128507 May 2006 JP
2006310782 Nov 2006 JP
2006339558 Dec 2006 JP
2006344779 Dec 2006 JP
2007027561 Feb 2007 JP
2007042836 Feb 2007 JP
2007157799 Jun 2007 JP
2007158275 Jun 2007 JP
2007173783 Jul 2007 JP
2007189192 Jul 2007 JP
2007529115 Oct 2007 JP
2008042056 Feb 2008 JP
2008511982 Apr 2008 JP
2008171887 Jul 2008 JP
2008294214 Dec 2008 JP
2009004411 Jan 2009 JP
2009043966 Feb 2009 JP
2009117715 May 2009 JP
2009522807 Jun 2009 JP
2010147065 Jul 2010 JP
2010251404 Nov 2010 JP
2011003729 Jan 2011 JP
2011192824 Sep 2011 JP
2011199223 Oct 2011 JP
2011204710 Oct 2011 JP
2012104577 May 2012 JP
1020120027299 Mar 2012 KR
101315699 Oct 2013 KR
490853 Jun 2002 TW
1302028 Oct 2008 TW
0065646 Nov 2000 WO
0141206 Jun 2001 WO
0199177 Dec 2001 WO
03010812 Feb 2003 WO
2004105116 Feb 2004 WO
WO2005065385 Jul 2005 WO
2006058210 Jan 2006 WO
2006025035 Mar 2006 WO
WO2006027739 Mar 2006 WO
2006126998 Nov 2006 WO
2007002857 Jan 2007 WO
WO2007002857 Jan 2007 WO
2008156071 Dec 2008 WO
WO2010132144 Nov 2010 WO
2011031563 Mar 2011 WO
2012149195 Nov 2012 WO
2014013888 Jun 2016 WO
Non-Patent Literature Citations (27)
Entry
“Effects on Selecting Channel Direction in Improving Performance of Sub-100 nm MOSFETs Fabricated on (110) Surface Si Substrate” Japanese Journal of Applied Physics, Part 1, vol. 43, No. 4B, Apr. 2004 pp. 1723-1728 (Nakamura et al.), XP00122768.
Hattori, et al.; Design of a 200V Super Junction MOSFET with N-Buffer Regions and its Fabrication by Trench Filling; Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICS, Kitakyushu; 2004.
Kaeiko, et al. Semiconductor Device, English Abstract for JP 2007-189192, Published Jul. 26, 2007, Patent Abstracts of Japan, http://www19.ipdl.inpit.go.jp/PA1/cgi-bin/PA1DETAIL.
L. Parechanian-Allen et al., “Device Quality Growth and Characterization of (110) GaAs Grown by Molecular Beam Epitaxy”, submitted to Applied Physics Letters, Nov. 1986, Lawrence Berkeley Laboratory University of California, Berkeley, California, LBL-22564.
L. Parechanian-Allen et al., “Surface Faceting of (110) GaAs: Analysis and Elimination”, presented at the Material Research Society Fall Conference, Session I, Boston, MA, Dec. 1, 1986, Lawrence Berkeley Laboratory Jniversity of California, Berkeley, California, LBL-22577.
Masakatsu Hoshi et al., “A DMOSFET Having a Cell Array Field Ring for Improving Avalanche Capability”, May 18, 1993, IEEE, Proceedings of the 5th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Monterey, California, May 18-20, 1993, pp. 141-145, XP000380145.
Session I, Boston, MA, Dec. 1, 1986, Lawrence Berkeley Laboratory Jniversity of California, Berkeley, California, LBL-22577.
Y. C. Pao et al., “(110)-Oriented GaAs MESFET's”, IEEE Electron Device Letters, vol. 9, No. 3, pp. 119-121, Mar. 1988.
“SMP60N06, 60N05, SMP50N06, 50N05, N-Channel Enhancement Mode Transistors,” MOSPOWER Data Book, Siliconix inc., 1988, pp. 4-423-4-426.
A. Q. Huang, “New Unipolar Switching Power Device Figures of Merit,” IEEE Electron Device Letters, vol. 25, No. 5, May 2004, pp. 298-301.
Antognetti, “Power Integrated Circuits: Physics, Design, and Applications,” McGraw-Hill Book Co., 1986, pp. 3.14-3.27, Dec.
Antoniu et al., “Towards Achieving the Soft-Punch-Through Superjunction Insulated-Gate Bipolar Transistor Breakdown Capability,” IEEE Electron Device Letters, vol. 32, No. 9, Sep. 2011, pp. 1275-1277.
Baliga, “Modern Power Devices”, A Wiley-Interscience Publication, John Wiley & Sons, Inc., 1987, pp. 62-131.
Barbuscia et al., “Modeling of Polysilicon Dopant Diffusion for Shallow-Junction Bipolar Technology”, IEDM, 1984, pp. 757-760, No Month.
Chang et al., “Vertical FET Random-Access Memories With Deep Trench Isolation,” IBM Technical Disclosure Bulletin, vol. 22, No. 8B, Jan. 1980, pp. 3683-3687.
D. Jaume et al, “High-Voltage Planar Devices Using Field Plate and Semi-Resistive Layers”, IEEE Trans. on Electron Devices, vol. 38, No. 7, Jul. 1991, pp. 1681-1684.
Deboy et al., “A new generation of high voltage MOSFETs breaks the limit line of silicon,” IEDM '98, Technical Digest, International, Dec. 1998, pp. 683-685, IEEE.
Iwamoto et al., “Above 500V class Superjunction MOSFETs fabricated by deep trench etching and epitaxial growth,” Proceedings of the 17th International Symposium on Power Semiconductor Devices & ICs, May 23-26, 2005, pp. 31-34, IEEE.
K. Shenai et al., “Optimum Low-Voltage Silicon Power Switches Fabricated Using Scaled Trench MOS Technologies”, IEEE, International Electron Devices Meeting, Dec. 9, 1990, San Francisco, USA, pp. 793-797.
Kim et al.,“New Power Device Figure of Merit for High-Frequency Applications,” Proceedings of 1995 International Symposium on Power Semiconductor Devices & ICs, pp. 309-314.
Lorenz et al., “COOLMOS(TM)—a new milestone in high voltage Power MOS,” Proceedings of the 11th International Symposium on Power Semiconductor Devices & ICs, 1999, pp. 3-10, IEEE.
P. Ou-Yang, “Double Ion Implanted V-MOS Technology”, IEEE Journal of Solid State Circuits, vol. SC-12, No. 1, Feb. 1977, pp. 3-10.
Patent Application as Filed for U.S. Appl. No. 14/663,872; Inventors: Misbah Ul Azam et al., filed Mar. 20, 2015; “MOSFET Termination Trench,”.
S.C. Sun et al., “Modeling of the On-Resistance of LDMOS, VDMOS, and VMOS Power Transistors”, IEEE Trans. Electron Devices, vol. ED-27, No. 2, Feb. 1980, pp. 356-367.
Saito et al., “A 20 m.OMEGA. .cndot. cm2 600V-class Superjunction MOSFET,” Proceedings of 2004 International Symposium on Power Semiconductor Devices & ICs, pp. 459-462.
Shenoy et al., “Analysis of the Effect of Charge Imbalance on the Static and Dynamic Characteristics of the Superjunction MOSFET,” Proceedings of the 11th International Symposium on Power Semiconductor Devices & ICs, 1999, pp. 99-102, IEEE.
Takemura et al., “BSA Technology for Sub-100nm Deep Base Bipolar Transistors”, Int'l Elec. Devs. Meeting, 1987, pp. 375-378. Jan.
Related Publications (1)
Number Date Country
20170250247 A1 Aug 2017 US
Provisional Applications (1)
Number Date Country
62039346 Aug 2014 US
Divisions (1)
Number Date Country
Parent 14830277 Aug 2015 US
Child 15595743 US