The field relates to an electronic assembly and, in particular, to an assembly including a plurality of electronic device packages stacked on one another.
Various electronic devices (e.g., high power regulators), in order to achieve higher power and output performance, utilize a greater footprint on a substrate, for example, placing parts side-by-side. However, providing multiple devices side-by-side increases the lateral footprint of the system board. Accordingly, there is a continuing need for improved electronic assemblies.
In one embodiment, an electronic assembly can include: a first electronic device package configured to be mounted on and electrically connected with a system substrate; a second electronic device package electrically connected to the system substrate; and an electrical pathway configured to extend from the system substrate through the first electronic device package and connected to an input terminal of the second electronic device package, the electrical pathway bypassing processing circuitry of the first electronic device package.
In some embodiments, the first electronic device package comprises a first electronic component and a first molding compound in which the first electronic component is at least partially embedded. In some embodiments the second electronic device package is stacked on the first electronic device package. In some embodiments, the first electronic device package includes a first plurality of electrical contacts on a first side of the first electronic device package and a second plurality of electrical contacts on a second side of the first electronic device package that is opposite the first side, the second electrical device package electrically mounted on the second side of the first electronic device package and electrically connected to the second plurality of electrical contacts by way of a plurality of electrical interconnects. In some embodiments, the second plurality of electrical contacts are disposed in a plurality of divots recessed in the first molding compound. In some embodiments, the second plurality of electrical contacts includes fewer electrically active electrical contacts than the first plurality of electrical contacts. In some embodiments, the first electronic device package comprises a first vertical interconnect extending through the first molding compound, the first vertical interconnect to electrically connect the system substrate with the second electronic device package. In some embodiments, the first electronic device package comprises a first package substrate, the first vertical interconnect connected to the first package substrate, the first package substrate electrically connected to the system board by way of one or more electrical interconnects. In some embodiments, the second electronic device package comprises a second electronic component and a second molding compound in which the second electronic device is at least partially embedded. In some embodiments, the first electronic device package is mounted on a first surface of the system substrate, and wherein the second electronic device package is mounted on a second surface of the system substrate that is opposite the first surface. In some embodiments, the first electronic device package includes a first voltage regulator and the second electronic device package includes a second voltage regulator, the second electronic device package having a first input port at a first voltage, a first output port at a second voltage, the first electronic device package having a second input port connected to the first output port and a second output port configured to output a third voltage. In some embodiments, at least one of the first and second electronic device packages further includes a ground port connected to electrical ground. In some embodiments, the second voltage is greater than the third voltage, and wherein the first voltage is greater than the second voltage. In some embodiments, the electronic assembly can include a first via at least partially through the first electronic device package to connect the system substrate to the first input port of the second electronic device package and a second via at least partially through the first electronic device package to connect the first output port to the second input port. In some embodiments, the first electronic device package comprises a digital power system management package and the second electronic device package comprises a voltage regulator. In some embodiments, the second electronic device package is configured to electrically connect to the system substrate in electrical parallel with the first electronic device package. In some embodiments, the second electronic device package is configured to electrically connect to the system substrate in series with the first electronic device package.
In another embodiment, an electronic assembly can include: a first electronic device package configured to be mounted on and electrically connected to a system substrate, a first via extending at least partially through the first electronic device package; and a second electronic device package mounted on the first electronic device package and configured to be electrically connected to the system substrate at least through the first via.
In some embodiments, the first via bypasses processing circuitry in the first electronic device package. In some embodiments, the first electronic device package comprises a first electronic component mounted to a first package substrate and a first molding compound in which the first electronic component is at least partially embedded, the first via extending through the first molding compound. In some embodiments, the first electronic device package includes a first voltage regulator and the second electronic device package includes a second voltage regulator, the second electronic device package having a first input port at a first voltage, a first output port at a second voltage, the first electronic device package having a second input port connected to the first output port and a second output port configured to output a third voltage, wherein the second voltage is greater than the third voltage, and wherein the first voltage is greater than the second voltage.
In another embodiment, a method of manufacturing an electronic assembly is disclosed. The method can include: mounting and electrically connecting a first electronic device package to a system substrate; mounting a second electronic device package electrically to the first electronic device package; and providing an electrical pathway from the system substrate through the first electronic device package and connecting to an input terminal of the second electronic device package, the electrical pathway bypassing processing circuitry of the first electronic device package.
In some embodiments, the method can include mounting a first electronic component to a first package substrate and at least partially embedding the first electronic component in a first molding compound, the electrical pathway including a first via extending through the first molding compound.
In another embodiment, a method of manufacturing an electronic assembly can include: mounting and electrically connecting a first electronic device package to a system substrate; and electrically connecting a second electronic device package to the system substrate in parallel with the first electronic device package.
In some embodiments, the method can include mounting the second electronic device package to the first electronic device package, wherein electrically connecting the second electronic device package to the system substrate comprises providing a via through the first electronic device package to electrically connect the second electronic device package and the system substrate. In some embodiments, the method can include mounting the second electronic device package to a side of the system substrate opposite to the first electronic device package.
Embodiments of this disclosure will now be described, by way of non-limiting example, with reference to the accompanying drawings.
Electronic assemblies include devices that generate a significant amount of power. The generated power can result in a high level of heat which can be dissipated in a variety of ways. Moreover, it is important to provide the electronic assembly with a footprint (e.g., on a substrate) that is compact.
Accordingly, there remains a continuing need for compact electronic assemblies that facilitate high power and/or high current applications without creating excessive heat flux.
The electrical assembly 10 can include a first electronic device package 1A mounted on and electrically connected with the system substrate 2. As explained herein in
The electronic assembly 10 can comprise a second electronic device package 1B electrically connected to the system substrate 2 in parallel (or in series) with the first electronic device package 1A. The second electronic device package 1B can comprise at least a second electronic device 8 (e.g., integrated device die(s), passive component(s), etc.) and a second molding compound 5 in which the second electronic device 8 is at least partially embedded. In some embodiments, the first and second electronic device packages 1A, 1B can comprise the same type of device package (and, for example, in some embodiments, may comprise substantially similar or identical packages). In other embodiments, the first and second electronic device packages 1A, 1B can comprise different types of packages. As shown in the embodiment of
In the embodiment of
Beneficially, due to the parallel connection of the second electronic device package 1B, the upper second package 1B can utilize fewer pins or connections than the lower first package 1A. As shown in
In addition, the embodiment of
By contrast,
In
As with the arrangement of
The embodiments disclosed herein can include assemblies in which the packages 1A, 1B are different but which are pin compatible. In other embodiments, the package 1A, 1B can be the same or similar (e.g., identical or substantially the same type of package). In some embodiments, such as those shown in
When it comes to power solutions, customers look for the optimal performance in a small footprint. If existing parts are incapable to meeting the output requirements, multiple parts can be put side by side (current sharing) to meet the requirement. By compromising footprint criteria, output performance can be improved. The embodiments disclosed herein reduce lateral footprint by stacking multiple packages or modules together.
The disclosed embodiments of stacking packages or uModules takes advantage of the under-utilized vertical space above the assembly to achieve an improve in output performance without increasing the footprint. To do this, the assembly utilizes pins on both the bottom side and top side as well to enable paralleling. Stacking multiple packages can increase output current up to 50% while maintaining the same thermal performance. This idea is based on the fact that conduction loss (P=I{circumflex over ( )}2× R) is exponentially dependent on the current. Depending on the output configuration, stacking multiple packages can enable 100% increase capability in output current (compare to one package). Stacking multiple packages allows customers to upgrade the assembly without a major board design layout change. The ability for a quick upgrade is advantageous. In order to bring the pins up from the substrate to the top side of a package, as explained here, copper pillars or other packaging technology can be utilized.
Unless the context clearly requires otherwise, throughout the description and the claims, the words “comprise,” “comprising,” “include,” “including” and the like are to be construed in an inclusive sense, as opposed to an exclusive or exhaustive sense; that is to say, in the sense of “including, but not limited to.” The word “coupled”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Likewise, the word “connected”, as generally used herein, refers to two or more elements that may be either directly connected, or connected by way of one or more intermediate elements. Additionally, the words “herein,” “above,” “below,” and words of similar import, when used in this application, shall refer to this application as a whole and not to any particular portions of this application. Moreover, as used herein, when a first element is described as being “on” or “over” a second element, the first element may be directly on or over the second element, such that the first and second elements directly contact, or the first element may be indirectly on or over the second element such that one or more elements intervene between the first and second elements. Where the context permits, words in the above Detailed Description using the singular or plural number may also include the plural or singular number respectively. Regarding the word “or” in reference to a list of two or more items, that word covers all of the following interpretations of the word: any of the items in the list, all of the items in the list, and any combination of the items in the list.
Moreover, conditional language used herein, such as, among others, “can,” “could,” “might,” “may,” “e.g.,” “for example,” “such as” and the like, unless specifically stated otherwise, or otherwise understood within the context as used, is generally intended to convey that certain embodiments include, while other embodiments do not include, certain features, elements and/or states. Thus, such conditional language is not generally intended to imply that features, elements and/or states are in any way required for one or more embodiments.
Although disclosed in the context of certain embodiments and examples, it will be understood by those skilled in the art that the present invention extends beyond the specifically disclosed embodiments to other alternative embodiments and/or uses and obvious modifications and equivalents thereof. Further, unless otherwise noted, the components of an illustration may be the same as or generally similar to like-numbered components of one or more different illustrations. In addition, while several variations have been shown and described in detail, other modifications, which are within the scope of this disclosure, will be readily apparent to those of skill in the art based upon this disclosure. It is also contemplated that various combinations or sub-combinations of the specific features and aspects of the embodiments may be made and still fall within the scope of the present disclosure. It should be understood that various features and aspects of the disclosed embodiments can be combined with, or substituted for, one another in order to form varying modes of the disclosed invention. Thus, it is intended that the scope of the present invention herein disclosed should not be limited by the particular disclosed embodiments described above, but should be determined only by a fair reading of the aspects that follow.
Number | Name | Date | Kind |
---|---|---|---|
4801912 | McElheny et al. | Jan 1989 | A |
4841101 | Pollock | Jun 1989 | A |
5223672 | Pinneo et al. | Jun 1993 | A |
5432482 | Bailey | Jul 1995 | A |
5523622 | Harada et al. | Jun 1996 | A |
5760650 | Faulkner et al. | Jun 1998 | A |
5783870 | Mostafazadeh et al. | Jul 1998 | A |
5790005 | Santi et al. | Aug 1998 | A |
5819401 | Johannes et al. | Oct 1998 | A |
5932927 | Koizumi et al. | Aug 1999 | A |
5994975 | Allen et al. | Nov 1999 | A |
6008530 | Kano | Dec 1999 | A |
6111198 | Tower | Aug 2000 | A |
6415504 | Matsuda | Jul 2002 | B1 |
6423575 | Tran et al. | Jul 2002 | B1 |
6455880 | Ono et al. | Sep 2002 | B1 |
6514783 | Welstand | Feb 2003 | B1 |
6680544 | Lu et al. | Jan 2004 | B2 |
6841731 | Zanello | Jan 2005 | B1 |
6844502 | Deng et al. | Jan 2005 | B2 |
6900533 | Burton | May 2005 | B2 |
7045386 | Hikita et al. | May 2006 | B2 |
7412172 | Kuchta et al. | Aug 2008 | B2 |
7444734 | Gaucher et al. | Nov 2008 | B2 |
7528475 | Go et al. | May 2009 | B2 |
7569918 | Gerber et al. | Aug 2009 | B2 |
7642635 | Kikuchi et al. | Jan 2010 | B2 |
7732913 | Hsieh et al. | Sep 2010 | B2 |
7968978 | Adlerstein et al. | Jun 2011 | B2 |
7994622 | Mohammed et al. | Aug 2011 | B2 |
8119931 | Liu | Feb 2012 | B1 |
8153449 | Adlerstein et al. | Apr 2012 | B2 |
8487604 | Ikriannikov et al. | Jul 2013 | B2 |
8618629 | Kim et al. | Dec 2013 | B2 |
8623700 | Bernstein et al. | Jan 2014 | B1 |
8638187 | Ikriannikov | Jan 2014 | B2 |
8773204 | Cabanillas et al. | Jul 2014 | B2 |
8779885 | Li et al. | Jul 2014 | B2 |
9048232 | Colussi et al. | Jun 2015 | B2 |
9059490 | DeVries et al. | Jun 2015 | B2 |
9184117 | Ho et al. | Nov 2015 | B2 |
9245835 | Jiang et al. | Jan 2016 | B1 |
9252665 | Hashino et al. | Feb 2016 | B2 |
9318450 | Reza et al. | Apr 2016 | B1 |
9437558 | Pye et al. | Sep 2016 | B2 |
9559043 | Ye | Jan 2017 | B2 |
9577416 | Nisslbeck et al. | Feb 2017 | B2 |
9666544 | Zu et al. | May 2017 | B2 |
9711465 | Liao et al. | Jul 2017 | B2 |
9812379 | Chiu et al. | Nov 2017 | B1 |
9978698 | Trulli et al. | May 2018 | B1 |
10325715 | Knoll et al. | Jun 2019 | B2 |
10325742 | Koul et al. | Jun 2019 | B2 |
10665579 | Trimberger | May 2020 | B2 |
10872816 | Hollis | Dec 2020 | B2 |
10945337 | Ikeda et al. | Mar 2021 | B2 |
10958182 | Ji et al. | Mar 2021 | B2 |
11017937 | Hsieh et al. | May 2021 | B2 |
11049638 | Hanson et al. | Jun 2021 | B2 |
11350537 | Winter et al. | May 2022 | B2 |
11417615 | Lin | Aug 2022 | B2 |
11424196 | Mahon et al. | Aug 2022 | B2 |
20020089069 | Lamson et al. | Jul 2002 | A1 |
20030053286 | Masuda et al. | Mar 2003 | A1 |
20030080822 | Tzsuang et al. | May 2003 | A1 |
20040173370 | Deng et al. | Sep 2004 | A1 |
20040227583 | Shaffner et al. | Nov 2004 | A1 |
20080023814 | Yang | Jan 2008 | A1 |
20080100394 | Margomenos et al. | May 2008 | A1 |
20090057872 | Ehlers et al. | Mar 2009 | A1 |
20090102740 | Rofougaran | Apr 2009 | A1 |
20100200968 | Purden et al. | Aug 2010 | A1 |
20100232480 | Bhandal et al. | Sep 2010 | A1 |
20100321129 | Onody et al. | Dec 2010 | A1 |
20110084358 | Kim et al. | Apr 2011 | A1 |
20110223692 | Adlerstein et al. | Sep 2011 | A1 |
20110228507 | Yin et al. | Sep 2011 | A1 |
20120049994 | Joo et al. | Mar 2012 | A1 |
20120062332 | Nagai et al. | Mar 2012 | A1 |
20120193771 | Masuda | Aug 2012 | A1 |
20130015467 | Krumbein et al. | Jan 2013 | A1 |
20130256849 | Danny et al. | Oct 2013 | A1 |
20130256850 | Danny et al. | Oct 2013 | A1 |
20140118084 | Takemura | May 2014 | A1 |
20140251670 | Sakai et al. | Sep 2014 | A1 |
20140300003 | Kariyazaki et al. | Oct 2014 | A1 |
20150042417 | Onodera et al. | Feb 2015 | A1 |
20150097633 | DeVries et al. | Apr 2015 | A1 |
20150255360 | Hsu | Sep 2015 | A1 |
20160064792 | Qiang et al. | Mar 2016 | A1 |
20160088754 | Francis | Mar 2016 | A1 |
20160124478 | Beeston et al. | May 2016 | A1 |
20160126920 | Kaper | May 2016 | A1 |
20160181211 | Kamgaing et al. | Jun 2016 | A1 |
20160343653 | Huang et al. | Nov 2016 | A1 |
20160344084 | Ghassemi et al. | Nov 2016 | A1 |
20170048969 | Qiang et al. | Feb 2017 | A1 |
20170077896 | Sugaya et al. | Mar 2017 | A1 |
20170111078 | Onodera et al. | Apr 2017 | A1 |
20170179050 | Kariyazaki | Jun 2017 | A1 |
20170236803 | Zaal | Aug 2017 | A1 |
20170268827 | Kaminski et al. | Sep 2017 | A1 |
20180012834 | Wang et al. | Jan 2018 | A1 |
20180034421 | Abdo et al. | Feb 2018 | A1 |
20180122747 | Sun et al. | May 2018 | A1 |
20180358675 | Laighton et al. | Dec 2018 | A1 |
20190267361 | Rahim et al. | Aug 2019 | A1 |
20190295966 | Kong | Sep 2019 | A1 |
20190333899 | Eom et al. | Oct 2019 | A1 |
20190371746 | Mahon et al. | Dec 2019 | A1 |
20190371747 | Wilcox | Dec 2019 | A1 |
20200075490 | Sung et al. | Mar 2020 | A1 |
20200168567 | Lin | May 2020 | A1 |
20200212914 | Lee et al. | Jul 2020 | A1 |
20200375049 | Winter et al. | Nov 2020 | A1 |
20220255249 | Kikuta | Aug 2022 | A1 |
Number | Date | Country |
---|---|---|
106787905 | May 2017 | CN |
202014104574 | Nov 2014 | DE |
59-155154 | Sep 1984 | JP |
2010-267816 | Nov 2010 | JP |
10-2006-0015919 | Feb 2006 | KR |
Entry |
---|
Dang et al., “Permanent Magnet Coupled Power Inductor for Multi-Phase DC-DC Power Converters”, IEEE Transactions on Industrial Electronics 2016, DOI: 10.1109/TIE.2016.2626364, in 10 pages. |
Alléaume et al., “Millimetre-wave hot-via interconnect-based GaAs chip-set for automotive Radar and security sensors,” Proceedings of the 3rd European Microwave Integrated Circuits Conference, Oct. 2008, Amsterdam, The Netherlands, pp. 52-55. |
Bessemoulin et al., “A chip-scale packaged amplifier MMIC using broadband hot-via-transitions,” 11th GAAS Symposium, Munich 2003, pp. 415-418. |
Bessemoulin, “Design data for hot-via interconnects in chip scale packaged MMICs up to 110 GHz,” 12th GAAS Symposium, Amsterdam 2004, pp. 495-498. |
Bessemoulin et al., “Hot-via interconnects: A step toward surface mount chip scale packaged MMICs up to 110 GHz,” IEEE CSIC Digest, 2004, pp. 237-240. |
Bessemoulin et al., “Soldered hot-via E-band and W-band power amplifier MMICs for millimeter-wave chip scale packaging,” IEEE, 2016, pp. 1-4. |
Kazior et al., “DBIT—Direct Backside Interconnect Technology: A manufacturable, bond wire free interconnect technology for microwave and millimeter wave MMICs,” IEEE MTT-S Digest, 1997, pp. 723-726. |
Lin et al., “6 inch 0.1 um GaAs pHEMT technology for ENI band application,” CS Mantech Conference, May 16-19, 2011, Palm Springs, CA, pp. 1-3. |
Lin et al., “Development of an ultra-wideband suspended stripline to shielded microstrip transition,.” IEEE Microwave and Wireless Components Letters, Sep. 2011, vol. 21, No. 9. pp. 474-476. |
Schmückle et al., “40 GHz hot-via flip-chip interconnects,” IEEE MTT-S Digest, 2003, pp. 1167-1170. |
Stratix 10 Devices, High Speed Signal Interface Layout Design Guideline, Intel, pp. 1-88, Nov. 11, 2016. |
Zhou et al., “3D heterogeneous integration technology using hot via MMIC and silicon interposer with millimeter wave application,” IEEE, 2017, pp. 499-502. |
Extended European Search Report issued in application No. 19176598.1, dated Oct. 4, 2019. |
International Search Report and Written Opinion in application No. PCT/US2022/082212, dated May 8, 2023, in 9 pages. |
Number | Date | Country | |
---|---|---|---|
20230240011 A1 | Jul 2023 | US |