Claims
- 1. An electronic package, comprising:
a circuitized substrate having an upper surface; a semiconductor chip mounted on said upper surface of said circuitized substrate and electrically coupled to said substrate, said semiconductor chip having a substantially planar upper surface and at least one edge surface being substantially perpendicular to said substantially planar upper surface, said planar upper surface of said semiconductor chip having a defined area thereon; a thermally conductive member having upper and lower surfaces, said lower surface of said thermally conductive member thermally coupled to said substantially planar upper surface of said semiconductor chip, said thermally conductive member further having at least one edge surface extending around a defined perimeter of said thermally conductive member, said thermally conductive member further including a body portion and a projecting portion, said body portion located substantially directly over said defined area of said planar upper surface of said semiconductor chip and having a bending stiffness greater than the bending stiffness of said projecting portion; and a substantially rigid dielectric material positioned on at least a portion of said upper surface of said circuitized substrate and against at least a portion of said at least one edge surface of said thermally conductive member and against at least a portion of said at least one edge surface of said semiconductor chip.
- 2. The electronic package, as set forth in claim 1, wherein said defined area of said planar upper surface of said semiconductor chip substantially covers the entirety of said planar upper surface of said semiconductor chip.
- 3. The electronic package, as set forth in claim 1, wherein said defined area of said planar upper surface of said semiconductor chip is less than the entirety of said planar upper surface of said semiconductor chip.
- 4. The electronic package, as set forth in claim 1, wherein said defined area of said planar upper surface of said semiconductor chip is about 90% of the entirety of said planar upper surface of said semiconductor chip.
- 5. The electronic package, as set forth in claim 1, wherein said projecting portion of said thermally conductive member substantially surrounds said body portion of said thermally conductive member.
- 6. The electronic package, as set forth in claim 5, wherein said body portion of said thermally conductive member includes a first thickness and said projecting portion of said thermally conductive member includes a second thickness, said first thickness of said body portion being greater than said second thickness of said projecting portion.
- 7. The electronic package, as set forth in claim 5, wherein said body portion of said thermally conductive member includes a first thickness and said projecting portion of said thermally conductive member includes a second thickness, said second thickness of said projecting portion of said thermally conductive member being variable.
- 8. The electronic package, as set forth in claim 1, wherein said projecting portion of said thermally conductive member includes a first plurality of openings and/or recesses therein.
- 9. The electronic package, as set forth in claim 8, wherein said body portion further includes a second plurality of openings and/or recesses therein.
- 10. The electronic package, as set forth in claim 9, wherein each of said first plurality of openings and/or recesses include a first cross sectional area and each of said second plurality of openings and/or recesses include a second cross sectional area, said first cross sectional area of each of said first plurality of openings and/or recesses being greater than said second cross sectional area of each of said second plurality of openings and/or recesses.
- 11. The electronic package, as set forth in claim 1, wherein said projecting portion of said thermally conductive member includes a plurality of pin portions or flange portions extending from said projecting portion.
- 12. The electronic package, as set forth in claim 11, wherein said plurality of pin portions or said flange portions are positioned in said substantially rigid dielectric material.
- 13. The electronic package, as set forth in claim 1, wherein said thermally conductive member comprises a material selected from the group consisting of copper, beryllium copper, copper alloys, steel, steel alloys, aluminum, aluminum alloys, ceramics, silicon, sintered metal, and sintered metal/ceramic materials.
- 14. The electronic package, as set forth in claim 1, wherein the shape of said body portion of said thermally conductive member is substantially oval, and the shape of said projecting portion of said thermally conductive member is substantially rectangular.
- 15. A method of making an electronic package, comprising the steps of:
providing a circuitized substrate having an upper surface; mounting a semiconductor chip on said upper surface of said circuitized substrate; electrically coupling said semiconductor chip to said circuitized substrate, said semiconductor chip having a substantially planar upper surface and at least one edge surface substantially perpendicular to said substantially planar upper surface, said planar upper surface of said semiconductor chip having a defined area thereon; providing a thermally conductive member having upper and lower surfaces, at least one edge surface extending around a defined perimeter of said thermally conductive member, and further including a body portion and a projecting portion; positioning said body portion of said thermally conductive member substantially directly over and in thermal communication with said defined area of said planar upper surface of said semiconductor chip, said body portion having a bending stiffness greater than the bending stiffness of said projecting portion; positioning a dielectric material on at least a portion of said upper surface of said circuitized substrate and against at least a portion of said at least one edge surface of said thermally conductive member and against at least a portion of said at least one edge surface of said semiconductor chip.
- 16. The method of making an electronic package, as set forth in claim 15, wherein said step of providing said thermally conductive member comprises the step of forming said thermally conductive member by punching, drilling, coining, stamping, laser ablation, or etching.
- 17. The method of making an electronic package, as set forth in claim 15, wherein said step of positioning said body portion of said thermally conductive member substantially directly over and in thermal communication with said defined area of said planar upper surface of said semiconductor chip further includes positioning said thermally conductive member, said semiconductor chip, and said circuitized substrate in a mold cavity wherein a defined portion of said circuitized substrate combines with said mold cavity to define a sealable cavity.
- 18. The method of making an electronic package, as set forth in claim 17, wherein said step of positioning said dielectric material includes injecting said dielectric material into said sealable cavity, curing said dielectric material to make said dielectric material substantially rigid, and thereafter, removing said thermally conductive member, said semiconductor chip, and said circuitized substrate from said mold cavity.
- 19. The method of making an electronic package, as set forth in claim 15, wherein said step of positioning said dielectric material on said at least a portion of said upper surface of said circuitized substrate and against said at least a portion of said at least one edge surface of said thermally conductive member and against said at least a portion of said at least one edge surface of said semiconductor chip further includes the step of positioning said dielectric material on said planar upper surface of said semiconductor chip.
- 20. The method of making an electronic package, as set forth in claim 19, wherein said step of positioning said thermally conductive member further includes the step of positioning said lower surface of said thermally conductive member in thermal communication with said dielectric material on said planar upper surface of said semiconductor chip.
- 21. The method of making an electronic package, as set forth in claim 15, further including the step of positioning a thermally conductive adhesive material on said planar upper surface of said semiconductor chip.
- 22. The method of making an electronic package, as set forth in claim 15, wherein said step of positioning said dielectric material is accomplished by a dispensing process.
- 23. The method of making an electronic package, as set forth in claim 15, wherein said step of positioning said dielectric material further includes the step of substantially curing said dielectric material to make said dielectric material substantially rigid.
- 24. A heat sink member comprising a body portion with a first bending stiffness and a first thickness, said body portion occupying a plane, and a projecting portion with a second bending stiffness and a second thickness, said projecting portion projecting from said body portion substantially within said plane, said body portion adapted for being thermally coupled to a defined planar area of a semiconductor chip, said first bending stiffness of said body portion being greater than said second bending stiffness of said projecting portion and said first thickness of said body portion being greater than said second thickness of said projecting portion.
- 25. The heat sink member of claim 24 wherein said body portion comprises a substantially rectangular or oval shape.
- 26. The heat sink member of claim 25 wherein said body portion further comprises a plurality of holes therein.
- 27. The heat sink member of claim 24 wherein said projecting portion comprises a substantially rectangular, trapezoidal or polygonal shape.
- 28. The heat sink member of claim 27 wherein said projecting portion further includes pin portions, flange portions, slots, or holes therein.
- 29. The heat sink member of claim 24 wherein said first bending stiffness is about 50% greater than said second bending stiffness.
- 30. The heat sink member of claim 24 wherein said body portion is comprised of a material selected from the group consisting of copper, beryllium copper, copper alloys, steel, other steel alloys, aluminum, aluminum alloys, sintered metal, and sintered metal/ceramic materials.
- 31. The heat sink member of claim 24 wherein said projecting portion is comprised of a material selected from the group consisting of copper, beryllium copper, copper alloys, steel, other steel alloys, aluminum, aluminum alloys, sintered metal, and sintered metal/ceramic materials.
CROSS REFERENCE TO APPLICATIONS
[0001] This application is a continuation in part of Ser. No. 09/080,117, filed May 15, 1998, which is a continuation in part of Ser. No. 08/842,417, filed Apr. 24, 1997, now issued U.S. Pat. No. 5,883,430.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09430075 |
Oct 1999 |
US |
Child |
10273786 |
Oct 2002 |
US |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09080117 |
May 1998 |
US |
Child |
09430075 |
Oct 1999 |
US |
Parent |
08842417 |
Apr 1997 |
US |
Child |
09080117 |
May 1998 |
US |