Claims
- 1. An electronic package, comprising:a circuitized substrate having an upper surface; a semiconductor chip mounted on said upper surface of said circuitized substrate and electrically coupled to said substrate, said semiconductor chip having a substantially planar upper surface and at least one edge surface being substantially perpendicular to said substantially planar upper surface, said planar upper surface of said semiconductor chip having a defined area thereon, said defined area of said planar upper surface being less than the entirety of said planar upper surface of said semiconductor chip; a thermally conductive member having upper and lower surfaces, said lower surface of said thermally conductive member thermally coupled to said substantially planar upper surface of said semiconductor chip, said thermally conductive member further having at least one edge surface extending around a defined perimeter of said thermally conductive member, said thermally conductive member further including a body portion and a projecting portion, said projecting portion of said thermally conductive member including a first plurality of openings and/or recesses therein and said body portion including a second plurality of openings and/or recesses therein, wherein each of said first plurality of openings and/or recesses include a first cross sectional area and each of said second plurality of openings and/or recesses include a second cross sectional area, said first cross sectional area of each of said first plurality of openings and/or recesses being greater than said second cross sectional area of each of said second plurality of openings and/or recesses, said projecting portion of said thermally conductive member substantially surrounding said body portion of said thermally conductive member, said body portion located substantially directly over said defined area of said planar upper surface of said semiconductor chip and having a bending stiffiness greater than the bending stiffiniess of said projecting portion; and a substantially rigid dielectric material positioned on at least a portion of said upper surface of said circuitized substrate and extending along at least a portion of said at least one edge surface of said thermally conductive member and extending along at least a portion of said at least one edge surface of said semiconductor chip.
- 2. The electronic package, as set forth in claim 1, wherein said defined area of said planar upper surface of said semiconductor chip is about 90% of the entirety of said planar upper surface of said semiconductor chip.
- 3. The electronic package, as set forth in claim 1, wherein said body portion of said thermally conductive member includes a first thickness and said projecting portion of said thermally conductive member includes a second thickness, said first thickness of said body portion being greater than said second thickness of said projecting portion.
- 4. The electronic package, as set forth in claim 1, wherein said body portion of said thermally conductive member includes a first thickness and said projecting portion of said thermally conductive member includes a second thickness, said second thickness of said projecting portion of said thermally conductive member being variable.
- 5. The electronic package, as set forth in claim 1, wherein said projecting portion of said thermally conductive member includes a plurality of pin portions or flange portions extending from said projecting portion.
- 6. The electronic package, as set forth in claim 1, wherein said plurality of pin portions or said flange portions are positioned in said substantially rigid dielectric material.
- 7. The electronic package, as set forth in claim 1, wherein said thermally conductive member comprises a material selected from the group consisting of copper, beryllium copper, copper alloys, steel, steel alloys, aluminum, aluminum alloys, ceramics, silicon, sintered metal, and wintered metal/ceramic materials.
- 8. The electronic package, as set forth in claim 1, wherein the shape of said body portion of said thermally conductive member is substantially oval, and the shape of said projecting portion of said thermally conductive member is substantially rectangular.
CROSS REFERENCE TO COPENDING APPLICATION
This application is a continuation in part of Ser. No. 09/080,117, now U.S. Pat. No. 6,104,093 filed May 15, 1998, which is a continuation in part of Ser. No. 08/842,417, filed Apr. 24, 1997, now issued patent U.S. Pat. No. 5,883,430.
US Referenced Citations (14)
Foreign Referenced Citations (1)
Number |
Date |
Country |
05275580 |
Oct 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
“High Performance Carrier Technology”, Materials and Fabrication, by Light et al, 1993 International Electronics Packaging Conference, San Diego, California, Volume One. |
“High Performance Carrier Technology”, by Heck et al, 1993 International Electronics Packaging Conference, San Diego, California, Volume One. |
“Process Considerations in the Fabrication of Teflon Printed Circuit Boards”, by Light et al, 1994 Proceedings, 44 Electronic Components & Technology Conference, 5/94. |
Continuation in Parts (2)
|
Number |
Date |
Country |
Parent |
09/080117 |
May 1998 |
US |
Child |
09/430075 |
|
US |
Parent |
08/842417 |
Apr 1997 |
US |
Child |
09/080117 |
|
US |