Fabrication method of semiconductor package device, and fabrication method of semiconductor package structure

Information

  • Patent Grant
  • 8802507
  • Patent Number
    8,802,507
  • Date Filed
    Friday, November 2, 2012
    13 years ago
  • Date Issued
    Tuesday, August 12, 2014
    11 years ago
Abstract
A semiconductor package device, a semiconductor package structure, and fabrication methods thereof are provided, which mainly includes disposing a plurality of semiconductor chips on a wafer formed with TSVs (Through Silicon Vias) and electrically connecting the semiconductor chips to the TSVs; encapsulating the semiconductor chips with an encapsulant; and disposing a hard component on the encapsulant. The hard component ensures flatness of the wafer during a solder bump process and provides support to the wafer during a singulation process such that the wafer can firmly lie on a singulation carrier, thereby overcoming the drawbacks of the prior art, namely difficulty in mounting of solder bumps, and difficulty in cutting of the wafer.
Description
BACKGROUND OF THE INVENTION

1. Field of the Invention


The present invention relates generally to semiconductor package devices, semiconductor package structures, and fabrication methods thereof, and more particularly to a semiconductor package device with TSVs (Through Silicon Vias), a semiconductor package structure, and fabrication methods thereof.


2. Description of Related Art


Along with the development of electronic products and the requirement for high integration of semiconductor chips, TSV technique based on deep silicon etching has been proposed and disclosed in such as U.S. Pat. No. 5,270,261 and U.S. Pat. No. 5,202,754.


Referring to FIGS. 2A to 2E, a conventional fabrication method of a semiconductor device with TSVs is shown. As shown in the drawings, a wafer 20 with a plurality of openings 201 formed on a first surface thereof is provided, wherein the openings 201 are filled with a metal material 21, and solder pads 22 are formed on the metal material 21 and adhered to a carrier 24 through an adhesive material 23. Then, the wafer 20 is thinned through a grinding process such that the metal material 21 can be exposed through a second surface of the wafer 20 opposed to the first surface with the solder pads 22. Meanwhile, the adhesive material 23 and the carrier 24 are removed. Thereafter, semiconductor chips 30 are disposed on the second surface of the wafer 20 that exposes the metal material 21 so as to electrically connect the wafer 20. Further, a plurality of solder bumps 31 is mounted on the solder pads 22 of the wafer 20 such that the semiconductor chips 30 can be electrically connected to external devices through the solder bumps 31.


During mounting of the solder bumps, the second surface of the wafer 20 with the semiconductor chips 30 faces downward and the first surface of the wafer 20 with the solder pads 22 faces upward so as to mount the solder bumps 31 on the solder pads 22. However, since the semiconductor chips 30 have different thicknesses, the wafer 20 cannot be disposed in a flat manner, which can lead to position deviation of the solder bumps 31 during the solder bump process and difficulty in cutting of the wafer during a singulation process.


Therefore, how to provide a semiconductor device with TSVs and a fabrication method thereof so as to overcome the above-described drawbacks has become urgent.


SUMMARY OF THE INVENTION

According to the above drawbacks, an object of the present invention is to provide a semiconductor package device, a semiconductor package structure and fabrication methods thereof so as to improve flatness of the wafer during the solder bump process.


Another object of the present invention is to provide a semiconductor package device, a semiconductor package structure and fabrication methods thereof so as to facilitate cutting of the wafer during a singulation process.


A further object of the present invention is to provide a semiconductor package device, a semiconductor package structure and fabrication methods so as to prevent position deviation of the solder bumps.


Still another object of the present invention is to provide a semiconductor package device, a semiconductor package structure and fabrication methods thereof so as to protect semiconductor chips.


A further object of the present invention is to provide a semiconductor package device, a semiconductor package structure and fabrication methods thereof so as to improve the heat dissipating efficiency.


In order to attain the above and other objects, the present invention provides fabrication method of a semiconductor package device, which comprises: providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of TSVs; disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates, wherein the semiconductor chips are electrically connected to the TSVs; forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips; forming a hard component on the encapsulant; and forming a plurality of conductive elements on the second surfaces of the silicon substrates to electrically connect the TSVs. The method further comprises performing a singulation process to the wafer. The hard component is made of one of a glass material, a thermosetting material and a metal material.


Through the above-described fabrication method, a semiconductor package device is provided, which comprises: a silicon substrate having a first surface and an opposed second surface and a plurality of TSVs; a semiconductor chip disposed on the first surface of the silicon substrate and electrically connected to the TSVs; an encapsulant formed on the first surface of the silicon substrate to encapsulate the semiconductor chip; a hard component disposed on the encapsulant; and a plurality of conductive elements disposed on the second surface of the silicon substrate and electrically connected to the TSVs.


The present invention further discloses a fabrication method of a semiconductor package structure, which comprises: providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of TSVs; disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates, wherein the semiconductor chips are electrically connected to the TSVs; forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips; forming a hard component on the encapsulant; forming a plurality of conductive elements on the second surfaces of the silicon substrates to electrically connect the TSVs; and disposing a carrier to the conductive elements such that the carrier can be electrically connected to the semiconductor chips through the conductive elements.


Through the above-described fabrication method, a semiconductor package structure is provided, which comprises: a silicon substrate having a first surface and an opposed second surface and a plurality of TSVs; a semiconductor chip disposed on the first surface of the silicon substrate and electrically connected to the TSVs; an encapsulant formed on the first surface of the silicon substrate to encapsulate the semiconductor chip; a hard component disposed on the encapsulant; a plurality of conductive elements disposed on the second surface of the silicon substrate and electrically connected to the TSVs; and a carrier disposed to the conductive elements and electrically connected to the semiconductor chip through the conductive elements.


Therefore, the present invention mainly involves providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of TSVs filled with a conductive material; disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates with the semiconductor chips electrically connected to the TSVs; forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips; forming a hard component on the encapsulant; forming a plurality of conductive elements on the second surfaces of the silicon substrates; and then performing a singulation process to the wafer so as to separate the silicon substrates from each other, thereby forming a plurality of semiconductor package devices with TSVs. Further, the semiconductor package devices can be respectively electrically connected to carriers such as substrates, circuit boards or lead frames through the conductive elements so as to form semiconductor package structures. Therein, the hard component is made of a glass material, a metal material or a thermosetting material. The hard component ensures flatness of the wafer during mounting of the conductive elements. The hard component also provides support to the wafer such that the wafer can be firmly placed on a singulation carrier during the singulation process, thereby facilitating cutting of the wafer. In addition, the hard component provides protection to the semiconductor chips disposed therebelow, and the hard component made of a metal material improves the heat dissipating efficiency of the semiconductor package device.





BRIEF DESCRIPTION OF DRAWINGS


FIGS. 1A to 1D are sectional views showing a semiconductor package device and a fabrication method thereof according to the present invention;



FIG. 1E is a sectional view showing a semiconductor package structure and a fabrication method thereof according to the present invention; and



FIGS. 2A to 2E are sectional views showing a conventional fabrication method of a semiconductor device formed with TSVs.





DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

The following illustrative embodiments are provided to illustrate the disclosure of the present invention, these and other advantages and effects can be apparent to those skilled in the art after reading the disclosure of this specification. The present invention may also be implemented and applied according to other embodiments, and the details may be modified based on different views and applications without departing from the spirit of the invention.



FIGS. 1A to 1D are sectional views showing a semiconductor package device and a fabrication method thereof according to the present invention.


As shown in FIG. 1A, a wafer 10 having a plurality of silicon substrates 100 is provided. Each of the silicon substrates 100 has a first surface 101 and a second surface 102 opposed to the first surface 101. A plurality of TSVs 103 is formed in each of the silicon substrates 100, wherein the TSVs 103 are filled with a conductive material. That is, at least a through hole is formed on the second surface 102 of the silicon substrate 100, a conductive material such as Cu or Ni/Au is filled in the through hole, and a grinding process is performed for thinning the first surface 101 of the silicon substrate 100 so as to expose the conductive material filled in the through hole, thus forming a TSV 103.


Subsequently, a plurality of semiconductor chips 11 is disposed on the first surfaces 101 of the silicon substrates 100 and electrically connected to the TSVs 103. Therein, an underfill adhesive 111 is filled between the silicon substrates 100 and the semiconductor chips 11 so as to reduce relative deformation of the wafer 10 and the semiconductor chips 11.


As shown in FIG. 1B, an encapsulant 12 is formed on the first surfaces 101 of the silicon substrates 100 so as to encapsulate the semiconductor chips 11.


Thereafter, a hard component 13 is formed on the encapsulant 12, wherein the hard component 13 may be made of a glass material, a metal material such as copper, or a thermosetting material such as a polyimide resin, a BT (Bismaleimide Triazine) resin, FR-4 and so on.


As shown in FIG. 1C, a plurality of conductive elements 14 such as solder bumps is formed on the second surfaces 102 of the silicon substrates 100 and electrically connected to the TSVs 103. Therein, during a solder bump process, the first surfaces 101 of the silicon substrates 100 with the hard component 13 face downward and the second surfaces 102 face upward so as to form the conductive elements 14 on the second surfaces 102. As a result, the semiconductor chips 11 can be electrically connected to an external device through the TSVs 103 and the conductive elements 14. Meanwhile, the hard component 13 ensures flatness of the wafer 10 during the solder bump process.


As shown in FIG. 1D, the wafer 10 is singulated to separate the silicon substrates 100 from each other, thereby forming a plurality of semiconductor package devices with TSVs 103. During the singulation process, since the hard component 13 made of a glass material, a metal material or a thermosetting material provides support for the wafer 10, the wafer 10 can be firmly placed on a carrier, thereby facilitating cutting of the wafer so as to form a plurality of semiconductor package devices.


Further, the hard component 13 that is disposed above the semiconductor chips 11 provides protection to the semiconductor chips 11. In addition, the hard component 13 made of a metal material improves the heat dissipating efficiency of the semiconductor package devices.


Further referring to FIGS. 1C to 1D, through the above-described fabrication method, a semiconductor package device is provided, which comprises: a silicon substrate 100 having a first surface 101, an opposed second surface 102 and a plurality of TSVs 103; a semiconductor chip 11 disposed on the first surface 101 and electrically connected to the TSVs 103; an encapsulant 12 formed on the first surface 101 of the silicon substrate 100 to encapsulate the semiconductor chip 11; a hard component 13 disposed on the encapsulant 12; and a plurality of conductive elements 14 disposed on the second surface 102 of the silicon substrate 100 and electrically connected to the TSVs 103.


Referring to FIG. 1E, a semiconductor package structure according to the present invention is shown. Same as the above-described method, a wafer having a plurality of silicon substrates 100 with TSVs 103 is provided, with the TSVs 103 filled with a conductive material, a plurality of semiconductor chips 11 is disposed on the silicon substrates 100 and electrically connected to the TSVs 103, and an encapsulant 12 is formed on the silicon substrates 100 to encapsulate the semiconductor chips 11, then, a hard component 13 is formed on the encapsulant 12 and a plurality of conductive elements 14 is formed. Thereafter, a singulation process is performed to separate the silicon substrates 100 from each other, thereby forming a plurality of semiconductor package devices. Further, a carrier 15 is disposed to such a semiconductor package device so as to electrically connect the semiconductor chip 11 through the conductive elements 14, thereby forming a semiconductor package structure. The carrier 15 may be a substrate, a circuit board or a lead frame.


Through the above-described method, a semiconductor package structure is provided, which comprises: a silicon substrate 100 having a first surface 101 and an opposed second surface 102 and a plurality of TSVs 103; a semiconductor chip 11 disposed on the first surface 101 and electrically connected to the TSVs 103; an encapsulant 12 formed on the first surface 101 of the silicon substrate 100 to encapsulate the semiconductor chip 11; a hard component 13 disposed on the encapsulant 12; a plurality of conductive elements 14 disposed on the second surface 102 of the silicon substrate 100 and electrically connected to the TSVs 103; and a carrier 15 disposed to the conductive elements 14 so as to electrically connect the semiconductor chip 11 through the conductive elements 14.


Therefore, the present invention mainly involves providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of TSVs filled with a conductive material; disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates with the semiconductor chips electrically connected to the TSVs; forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips; forming a hard component on the encapsulant; forming a plurality of conductive elements on the second surfaces of the silicon substrates; and then performing a singulation process to the wafer so as to separate the silicon substrates from each other, thereby forming a plurality of semiconductor package devices with TSVs. Further, the semiconductor package devices can be respectively electrically connected to carriers such as substrates, circuit boards or lead frames through the conductive elements so as to form semiconductor package structures. Therein, the hard component is made of a glass material, a metal material or a thermosetting material. The hard component ensures flatness of the wafer during mounting of the conductive elements. The hard component also provides support to the wafer such that the wafer can be firmly placed on a singulation carrier during the singulation process, thereby facilitating cutting of the wafer. In addition, the hard component provides protection to the semiconductor chips disposed therebelow, and the hard component made of a metal material improves the heat dissipating efficiency of the semiconductor package device.


The above-described descriptions of the detailed embodiments are only to illustrate the preferred implementation according to the present invention, and it is not to limit the scope of the present invention, Accordingly, all modifications and variations completed by those with ordinary skill in the art should fall within the scope of present invention defined by the appended claims.

Claims
  • 1. A fabrication method of a semiconductor package device, comprising: providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of Through Silicon Vias;disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates, wherein the semiconductor chips are electrically connected to the Through Silicon Vias;forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips;forming a hard component on the encapsulant, wherein the encapsulant is formed only between the hard component and the semiconductor chip, and the encapsulant is not formed on an outside surface of the hard component, so as to expose the hard component; andforming a plurality of conductive elements on the second surfaces of the silicon substrates to electrically connect the Through Silicon Vias.
  • 2. The fabrication method of claim 1, further comprising performing a singulation process so as to separate the silicon substrates from each other.
  • 3. The fabrication method of claim 1, wherein the Through Silicon Vias are filled with a conductive material selected from the group consisting of Cu and Ni/Au.
  • 4. The fabrication method of claim 1, wherein the hard component is made of one of a glass material, a thermosetting material and a metal material.
  • 5. The fabrication method of claim 1, wherein the conductive elements are solder bumps.
  • 6. The fabrication method of claim 1, wherein an underfill adhesive is filled between the semiconductor chips and the silicon substrates.
  • 7. A fabrication method of a semiconductor package structure, comprising: providing a wafer having a plurality of silicon substrates, wherein each of the silicon substrates has a first surface and an opposed second surface and a plurality of Through Silicon Vias;disposing a plurality of semiconductor chips on the first surfaces of the silicon substrates, wherein the semiconductor chips are electrically connected to the Through Silicon Vias;forming an encapsulant on the first surfaces of the silicon substrates to encapsulate the semiconductor chips;forming a hard component on the encapsulant, wherein the encapsulant is formed only between the hard component and the semiconductor chip, and the encapsulant is not formed on an outside surface of the hard component, so as to expose the hard component;forming a plurality of conductive elements on the second surfaces of the silicon substrates to electrically connect the Through Silicon Vias; anddisposing a carrier to the conductive elements such that the carrier can be electrically connected to the semiconductor chips through the conductive elements.
  • 8. The fabrication method of claim 7, further comprising performing a singulation process so as to separate the silicon substrates from each other.
  • 9. The fabrication method of claim 7, wherein the Through Silicon Vias are filled with a conductive material selected from the group consisting of Cu and Ni/Au.
  • 10. The fabrication method of claim 7, wherein the hard component is made of one of a glass material, a thermosetting material and a metal material.
  • 11. The fabrication method of claim 7, wherein the conductive elements are solder bumps.
  • 12. The fabrication method of claim 7, wherein an underfill adhesive is filled between the semiconductor chips and the silicon substrates.
  • 13. The fabrication method of claim 7, wherein the carrier is one of a substrate, a circuit board and a lead frame.
Priority Claims (1)
Number Date Country Kind
97119623 A May 2008 TW national
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of copending application U.S. Ser. No. 12/315,787, filed on Dec. 4, 2008, which claims under 35 U.S.C. §119(a) the benefit of Taiwanese Application No. 097119623, filed May 28, 2008, the entire contents of which are incorporated herein by reference.

US Referenced Citations (61)
Number Name Date Kind
5202754 Bertin et al. Apr 1993 A
5270261 Bertin et al. Dec 1993 A
6087202 Exposito et al. Jul 2000 A
6294731 Lu et al. Sep 2001 B1
6400032 Akram Jun 2002 B1
6486554 Johnson Nov 2002 B2
6601293 Glenn Aug 2003 B1
6630727 Tutsch et al. Oct 2003 B1
6649446 Goetz et al. Nov 2003 B1
7002236 Ito Feb 2006 B2
7132312 Huang et al. Nov 2006 B2
7187071 Tsuneoka et al. Mar 2007 B2
7198987 Warren et al. Apr 2007 B1
7261596 Akaike et al. Aug 2007 B2
7553752 Kuan et al. Jun 2009 B2
7629674 Foster Dec 2009 B1
7642128 Lin et al. Jan 2010 B1
7700411 Yang et al. Apr 2010 B2
7772081 Lin et al. Aug 2010 B2
7838337 Marimuthu et al. Nov 2010 B2
7838975 Chen Nov 2010 B2
7843072 Park et al. Nov 2010 B1
7851246 Camacho et al. Dec 2010 B2
7851893 Kim et al. Dec 2010 B2
7858441 Lin et al. Dec 2010 B2
7872936 Blankenship Jan 2011 B2
7880293 Han et al. Feb 2011 B2
7906857 Hoang et al. Mar 2011 B1
7955895 Yang et al. Jun 2011 B2
20040231872 Arnold et al. Nov 2004 A1
20040240191 Arnold et al. Dec 2004 A1
20050139994 Hsu et al. Jun 2005 A1
20060194370 Lee et al. Aug 2006 A1
20060267159 Yamamoto et al. Nov 2006 A1
20070023895 Watanabe et al. Feb 2007 A1
20070045829 Jeong et al. Mar 2007 A1
20070164409 Holland Jul 2007 A1
20080061407 Yang et al. Mar 2008 A1
20080112037 Pan et al. May 2008 A1
20080173990 Haga et al. Jul 2008 A1
20090091029 Ano et al. Apr 2009 A1
20090160043 Shen et al. Jun 2009 A1
20090160071 Shen Jun 2009 A1
20090261460 Kuan et al. Oct 2009 A1
20090294928 Kim et al. Dec 2009 A1
20090294959 Chiang et al. Dec 2009 A1
20090315156 Harper Dec 2009 A1
20100029045 Ramanathan et al. Feb 2010 A1
20100052156 Appelt et al. Mar 2010 A1
20100072582 Chandra et al. Mar 2010 A1
20100259296 Or-Bach Oct 2010 A1
20100264512 Lin et al. Oct 2010 A1
20100270656 Do et al. Oct 2010 A1
20100276769 Theuss et al. Nov 2010 A1
20110018114 Pagaila et al. Jan 2011 A1
20110031598 Lee et al. Feb 2011 A1
20110031619 Chen et al. Feb 2011 A1
20110031634 Pagaila Feb 2011 A1
20110037155 Pagaila Feb 2011 A1
20110037169 Pagaila Feb 2011 A1
20110304015 Kim et al. Dec 2011 A1
Related Publications (1)
Number Date Country
20130059418 A1 Mar 2013 US
Divisions (1)
Number Date Country
Parent 12315787 Dec 2008 US
Child 13667704 US