Alers et al, “Intermixing at the tantalum oxide/silicon interface in gate dielectric structures,” Appl. Phys. Lett. vol. 73, No. 11, pp. 1517, Sep. 14, 1998. |
Park et al, “Leakage current comparison between ultra-thin Ta2O5 films and conventional gate dielectrics,” IEEE Elec. Dev. Lett., vol. 19, No. 9, pp. 341, Sep. 9, 1998. |
Park et al, “Transistor characteristics with Ta2O5 gate dielectric,” IEEE Elec. Dev. Lett. vol. 19, No. 11, pp. 441, Nov. 1998. |
Luan et al, “Ultra thin high quality Ta2O5 gate dielectric prepared by In-Situ rapid thermal processing,” IEEE IEDM 98 pp. 609. |
Kizilyalli et al, “MOS transistors with stacked SIO2-Ta2O5-SiO2 gate dielectrics for giga-scale integration of CMOS technologies,” IEEE Elec. Dev. Lett., vol. 19, No. 11, pp. 423, Nov. 1998. |
Kizilyalli et al, “Stacked gate dielectrics with TaO for future CMOS technologies,” 1998 Symp. on VLSI Tech. Digest of Tech. Papers, pp. 216. |
Devoire et al, “On the integration of Ta2O5 as a gate dielectric in sub-0.18 micron CMOS processes,” IEEE/SEMI Advanc. Semicond. Manuf. Conf., pp. 434, 1998. |
Wolf, “Silicon Processing for the VLSI Era,” vol. 2, pp. 341-346, Sep. 14, 1998. |