The present invention relates to field effect transistor (FET) devices, and more specifically, to methods for fabricating FET devices.
FET devices include source, drain, and channel regions. The source and drain regions include doped ions. The source and drain regions may be doped using ion implantation methods following the formation of the source and drain regions, or may be doped during the formation of the source and drain regions. Stress liner material may be formed proximal to the channel regions. The stress liner material often enhances the carrier mobility and performance of the FET devices.
According to one embodiment of the present invention, a method for forming a field effect transistor device includes forming a gate stack portion on a substrate, forming a spacer portion on the gates stack portion and a portion of the substrate, removing an exposed portion of the substrate, epitaxially growing a first silicon material on the exposed portion of the substrate, removing a portion of the epitaxially grown first silicon material to expose a second portion of the substrate, and epitaxially growing a second silicon material on the exposed second portion of the substrate and the first silicon material.
According to another embodiment of the present invention, a field effect transistor device includes a gate stack portion disposed on a substrate, a first cavity region in the substrate arranged on a first side of the gate stack portion, a second cavity region in the substrate arranged on a second side of the gate stack portion, a first epitaxially grown silicon material disposed in the first cavity region and the second cavity region, and a second epitaxially grown silicon material disposed in the first cavity region and the second cavity region, the second epitaxially grown silicon material in contact with the first epitaxially grown silicon material.
According to yet another embodiment of the present invention, a field effect transistor device includes a first gate stack portion disposed on a substrate, a second gate stack portion disposed on the substrate, a cavity region in the substrate arranged between the first gate stack portion and the second gate stack portion, a first stressor portion disposed in the cavity region adjacent to a channel region of the first gate stack portion, a second stressor portion disposed in the cavity region adjacent to a channel region of the second gate stack portion, and a doped material disposed in the cavity region on the substrate, the first stressor portion and the second stressor portion.
Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
In an alternate embodiment, a similar etching process described above in
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one ore more other features, integers, steps, operations, element components, and/or groups thereof.
The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated
The diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.
While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.
This application is a divisional of U.S. patent application Ser. No. 12/825,791, filed Jun. 29, 2010, the disclosure of which is incorporated by reference herein in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6991956 | Ghyselen et al. | Jan 2006 | B2 |
7018910 | Ghyselen et al. | Mar 2006 | B2 |
7176481 | Chen et al. | Feb 2007 | B2 |
7309660 | Chen | Dec 2007 | B2 |
7361563 | Shin et al. | Apr 2008 | B2 |
7368358 | Ouyang et al. | May 2008 | B2 |
7396714 | Chen et al. | Jul 2008 | B2 |
7402497 | Wei et al. | Jul 2008 | B2 |
7456087 | Cheng | Nov 2008 | B2 |
7479432 | Murthy et al. | Jan 2009 | B2 |
7525161 | Ieong et al. | Apr 2009 | B2 |
7572712 | Chong et al. | Aug 2009 | B2 |
7622341 | Chudzik et al. | Nov 2009 | B2 |
7824993 | Holz et al. | Nov 2010 | B2 |
7829421 | Wei et al. | Nov 2010 | B2 |
7875521 | Shimamune et al. | Jan 2011 | B2 |
7883980 | Grupp et al. | Feb 2011 | B2 |
7892932 | Cheng et al. | Feb 2011 | B2 |
7910445 | Onoda | Mar 2011 | B2 |
7943469 | Cook, Jr. et al. | May 2011 | B2 |
7964910 | Dyer | Jun 2011 | B2 |
7968414 | Ohta et al. | Jun 2011 | B2 |
7989298 | Chan et al. | Aug 2011 | B1 |
7989901 | Lin et al. | Aug 2011 | B2 |
7994014 | Yang et al. | Aug 2011 | B2 |
8017487 | Chong et al. | Sep 2011 | B2 |
8039341 | Thean et al. | Oct 2011 | B2 |
8043919 | Chen et al. | Oct 2011 | B2 |
8058133 | Tsai et al. | Nov 2011 | B2 |
8062948 | Shin | Nov 2011 | B2 |
8071442 | Kronholz et al. | Dec 2011 | B2 |
8138050 | Papageorgiou et al. | Mar 2012 | B2 |
8154050 | Sudo | Apr 2012 | B2 |
8183100 | Mulfinger et al. | May 2012 | B2 |
8207033 | Kim et al. | Jun 2012 | B2 |
8207523 | Tsai et al. | Jun 2012 | B2 |
20040157409 | Ghyselen et al. | Aug 2004 | A1 |
20050191825 | Ghyselen et al. | Sep 2005 | A1 |
20070105331 | Murthy et al. | May 2007 | A1 |
20070254421 | Tsai et al. | Nov 2007 | A1 |
20080157091 | Shin et al. | Jul 2008 | A1 |
20080237741 | Ranade et al. | Oct 2008 | A1 |
20090039399 | Sudo | Feb 2009 | A1 |
20090124056 | Chen et al. | May 2009 | A1 |
20090140302 | Onoda | Jun 2009 | A1 |
20090242936 | Cheng et al. | Oct 2009 | A1 |
20100090289 | Yang et al. | Apr 2010 | A1 |
20110003450 | Lee et al. | Jan 2011 | A1 |
20110147828 | Murthy et al. | Jun 2011 | A1 |
20110183486 | Chan et al. | Jul 2011 | A1 |
20110254105 | Cheng et al. | Oct 2011 | A1 |
20110263092 | Cheng et al. | Oct 2011 | A1 |
20110298008 | Greene et al. | Dec 2011 | A1 |
20110312145 | Tsai et al. | Dec 2011 | A1 |
20110316046 | Chan et al. | Dec 2011 | A1 |
Entry |
---|
Huang, Ru., et al. “Challenges of 22 nm an beyond CMOS technology” Science in China Series F: Information Sciences; vol. 52, No. 9, Sep. 2009. pp. 1491-1533. |
Kuppurao, Satheesh, et al., “Integrating Selective Epitaxy in Advanced Logic & Memory Devices”, Appliaied Materials, Inc., 2008, 1 pg. |
Lee, Minjoo L. et al., “Strained Si, SiGe, and Ge channels for high-mobility metal-oxide-semiconductor field-effect transistors”, (c) 2005 American Institute of Physics, downloaded Feb. 11, 2010, see http://jap.aip.org/jp.copyright.jsp; Journal of Applied Physics, 97, 011101 (2005), pp. 97-011101-1-011101-27. |
Mistry, K., et al., “Delaying Forever: Uniaxial Strained Silicon Transistors in a 90nm CMOS Technology”, Sep. 2004 (c) 2004 IEEE; 2004 Symposium on VLSI Technology, Digest of Technical Papers, pp. 50-51. |
Cheng et al., “SiGe-On-Insulator (SGOI): Substrate Preparation and MOSFET Fabrication for Electron Mobility Evaluation”, 2001 IEEE International SOI Conference, Oct. 2001, pp. 13-14. |
Johnson et al., “Selective Chemical Etching of Polycrystalline SiGe Alloys with Respect to Si and SiO2” Journal of Electronic Materials, vol. 21, No. 8, 1992, pp. 805-810. |
Weiser et al., “Nanoscale patterning of Si/SiGe heterostructures by electron-beam lithography and wet-chemical etching” Semicond. Sci. Technol., vol. 15, No. 8, 2000, pp. 862-867. |
Number | Date | Country | |
---|---|---|---|
20130175547 A1 | Jul 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12825791 | Jun 2010 | US |
Child | 13783526 | US |