Lauther, "A Min-Cut Placement Algorithm for General Cell Assemblies Based on a Graph Representation," 16th Design Automation Conf., Jun. 25-27, 1979, pp. 1-10, reprinted in Comp. Paps. Design Automation Conf., 1988, pp. 182-191. |
Fiduccia et al, "A Linear-Time Heuristic for Improving Network Partitions," 19th CM/IEEE Design Automation Conf., Jun. 14-16, 1982, pp. 175-181 reprinted in Comp. Paps. Design Automation Conf., pp. 241-247. |
Marek-Sadowska, "Two Dimensional Router for Double Layer Layout," 22nd ACM/IEEE Design Automation Conf., Jun. 23-26, 1985, pp. 117-123. |
Tzeng et al, "Codar: A Congestion-Directed General Area Router," IEEE Int'l Conf. on CAD, Nov. 7-10, 1988, pp. 30-33. |
Lin et al, "A Detailed Router Based on Simulated Evolution," IEEE Int'l Conf. on CAD, Nov. 7-10, 1988, pp. 38-41. |
Lee et al, "A New Global Router for Row-Based Layout," IEEE Int'l Conf. on CAD, Nov. 7-10, 1988, pp. 180-183. |
Bogdan, "An Electrically Programmable Silicon Circuit Board", 1987, pp. 472-476. |
Hantusch, "A Programmable Interconnection Module", IEE Colloquim Dig., Colloquim on IC Design-Gate Arrays, 21 Nov. 1984, pp. 8.1-8.4. |
Swager, "Crosspoint-switch ICs Enter Digital Domain", Technology Update, EDN, Feb. 1989, pp. 75-86. |
HP-12C Owner's Handbook and Problem-Solving Guide; Hewlett-Packard Company, Palo Alto, CA; 1981; pp. 220-221. |
Hyden et al, "Silicon Circuit Boards: Off-the-Shelf Convenience," Elect. Pack. & Prod., vol. 4, No. 2, Apr. 1988, pp. 70-74. |