The present inventions relate to integrated circuit chips and, more particularly, to daisy chained chips including a strobe signal and clock signal with a fixed phase relationship.
A multi-drop bus is used to connect more than two chips to a set of conductors. Dynamic Random Access Memory (DRAM) devices have commonly been used with a multi-drop bus. The multi-drop busses can have electrical discontinuities that generate distortion and limit the bandwidth over the bus channel. For synchronous systems, a clock is distributed to each chip. The clock is usually distributed in a similar multi-drop fashion, limiting the bandwidth of the clock channel. One way to increase bandwidth of the clock channel is to drive multiple copies of the clock to a memory module (such as a dual in line memory module (DIMM)) to limit loading. Another approach is to put a phase locked loop (PLL) component on the DIMM and use this to drive a clock to the DRAM devices. However, these approaches may add cost and power consumption to the system.
As an alternative to multi-drop systems, point-to-point interconnects have been used to reduce loading and avoid electrical discontinuities. Further, daisy chained chips have been proposed.
The inventions will be understood more fully from the detailed description given below and from the accompanying drawings of embodiments of the inventions which, however, should not be taken to limit the inventions to the specific embodiments described, but are for explanation and understanding only.
A. Overview
Referring to
A first received strobe signal is created in response to the first external strobe signal from chip 20 to chip 30 on conductor 56. A second received strobe signal is created in response to the second external strobe signal from chip 40 to chip 30 on conductor 76. The first received strobe signal is used to latch data from chip 20 to chip 30, and the second received strobe signal is used to latch data from chip 40 to chip 30. An internal clock signal for use by chip 30 is generated from the external clock signal on conductor(s) 62.
The phase relationships between the first external strobe signal on conductor 56, the second external strobe signal on conductor 76, and the external clock signal on conductor(s) 62 are arbitrary. Accordingly, the internal clock signal can have a fixed phase relationship with either the first received strobe signal or the second received strobe signal, but not with both the first and second received strobe signals. The received strobe signal with the fixed phase relationship is referred to herein as the fixed phase received strobe signal. One way to accomplish the fixed phase relationship is to alter the phase of the internal clock signal. The received strobe signal that does not have the fixed phase relationship is referred to herein as the arbitrary phase received strobe signal.
In this disclosure, the term low latency data paths refers to those data paths in which data is latched by the fixed phase received strobe signal or the internal clock, but not by the arbitrary phase strobe signal. It is called a low latency data path because the internal clock phase is fixed to the fixed received strobe signal in such a way as to provide low latency to these paths. The term arbitrary latency data paths refers to those data paths in which data is latched by the arbitrary phase strobe signal. The arbitrary latency data paths may have greater latency than the low latency data paths because the data may wait in a latch longer than is needed while waiting for the internal clock to be received. In some embodiments, the latency of the arbitrary latency data paths is greater than or equal to, but not less, than the latency of the low latency paths. In other embodiments, the latency of the arbitrary latency data paths may be slightly lower than that of the low latency data paths, but also can be equal to or greater.
Chip 30 acts as a repeater between chips 20 and 40 although it may do more than merely repeat data (for example, store data). That is, chip 30 repeats (retransmits) at least some data that it receives from chip 20 to chip 40 and repeats at least some data that it receives from chip 40 to chip 20. Depending on the embodiment, chips 20 and 40 might or might not also be repeaters.
B. Examples of Clocking for Low Latency Data Paths
The external differential clock signal (Clk, Clk#) is received by receiver 186 which drives the external differential clock signal on conductors 190A and 190B to a delay locked loop (DLL) circuit 196 and transmitter 188. Transmitter 188 drives the external differential clock signal to conductors 82A and 82B to be received by another chip or perhaps to be terminated. Buffering provided by receiver 186 may be designed to provide high supply and common mode rejection and very small jitter. DLL circuit 196 locks to the buffered external differential clock signal and is selected to lock to a particular phase of the external differential clock signal (for example, 180° (degrees)) and to generate, for example, four equally spaced delays across a complete clock cycle at DLL taps. The spaced delays may be fed through the taps to an interpolator 172 to produce, for example, an adjustable delay of 32 steps over 360°. Interpolator 172 provides a phase adjusted internal differential clock signal (Clk(I), Clk#(I)) through buffer 162 to a node A (although it could be signal ended). The phase adjusted internal differential clock signal at node A is provided to read blocks 116 and 124 and reset synchronizers 158 and 164.
In some embodiments, the phase adjusted internal differential clock signal provides double data rate clocking for data signals passing between array 100 and read blocks 116 and 124, although it could be something else, for example, single data rate or quad-data rate. In some embodiments, there are two conductors in each direction between array 100 and read block 116 for each one of conductors 50 and 70. The reason why there are two conductor in each direction is that array 100 may operate at, for example, ½ the frequency of the port interfaces, so twice the number of conductors are used to get the same data. In
In some embodiments, the data signals on conductors 50 and 70 and the external strobe signals on conductors 56 and 76 are transmitted as a simultaneous bidirectional (SBD) signals. As an alternative, the data and strobe signals may be unidirectional signals or sequential bi-directional signals. The data and strobe conductors may be single ended or differential.
In response to detecting the data signals on conductors 50-1 and 70-1, receivers 102 and 136 provide first and second received data signals to buffers 108 and 134, which in turn provide the received data signals to write blocks 114 and 126, respectively. In some embodiments, write block 114 and read block 116 form a first-in first-out (FIFO) circuit 112 in which data is written into the FIFO synchronously with the strobe signal at node B and is read out of the FIFO synchronously with the clock signal at node A. Likewise, in some embodiments, write block 126 and read block 124 form a FIFO circuit 122 in which data is written into the FIFO synchronously with the strobe signal at node C and is read out of the FIFO synchronously with the clock signal at node A. Reset synchronizers 158 and 164 start a pointer for writing and a pointer for reading at desired places at reset, and may also can keep the latency between writing and reading from being too great or too small (discussed below).
In some embodiments, the external strobe signals on conductors 56 and 76 are in phase with the received data signals on conductors 50-1 and 70-1, respectively. In this case, the received strobe signals may be delayed by delay circuits 150 and 174 by, for example, 90° and output by buffers 152 and 170 to provide the first and second received strobe signals at nodes B and C, respectively. In the case of
The first received strobe signal is further delayed by delay circuit 154 under the control of DLL 196 to create a desired phase delay difference between nodes B and A, and hence between writing into and reading from FIFO 112. An example of the desired minimum delay is 90°. In the example of
In the example of
In the example of
As an example,
In some embodiments, chip 30 transmits all the data signals that it receives from chip 20 to chip 40. Chip 30 also decides whether the data signals is to be used by chip 30 (for example, stored by chip 30) or are merely to be passed on to chip 40. Examples of techniques for deciding whether chip 30 is to use the data include (1) having a particular portion of the data signal currently being received indicate how it is to be used, (2) having a portion of a data signal previously received indicate how a future data signal is to be used, or (3) using a separate chip select signal (not shown). In other embodiments, chip 30 will only pass on only some of the data signals it receives from chip 20 to chip 40. However, passing on only some of the data signals may add significant complexity and/or delay.
Strobe creation circuitry 156 and 180 creates strobes to be driven by transmitter 144. The strobe creation may be constant or gated to occur only around the time data signals are to be driven by transmitters 104 or 138.
C. Additional System Level Examples
Jitter accumulation is a potential problem with the clock daisy-chained through multiple chips. The clock may set the baseline jitter for a chip and retime the data such that the maximum jitter in the chain be held to tolerable levels.
D. Additional Details
The following is a discussion of exemplary techniques for SBD signaling. Referring to
Transmitters 104, 144, 138, and 178 are not restricted to any particular circuitry. In some embodiments, transmitters such as transmitter 104 may perform as both a termination and a level translator between chip 30 and chip 20 supply voltages. Referring to
The inventions are not restricted to a particular type of receiver. In some embodiments, receivers 102, 142, 136, and 176 may include the details shown in
There may be various additional circuitry that are not illustrated (for example, electrostatic discharge circuitry). There may be additional strobe and/or clock signals provided to the chips.
An embodiment is an implementation or example of the inventions. Reference in the specification to “an embodiment,” “one embodiment,” “some embodiments,” or “other embodiments” means that a particular feature, structure, or characteristic described in connection with the embodiments is included in at least some embodiments, but not necessarily all embodiments, of the inventions. The various appearances of “an embodiment,” “one embodiment,” or “some embodiments” are not necessarily all referring to the same embodiments.
If the specification states a component, feature, structure, or characteristic “may”, “might”, or “could” be included, that particular component, feature, structure, or characteristic is not required to be included. If the specification or claim refers to “a” or “an” element, that does not mean there is only one of the element. If the specification or claims refer to “an additional” element, that does not preclude there being more than one of the additional element.
The inventions are not restricted to the particular details described herein. Indeed, many other variations of the foregoing description and drawings may be made within the scope of the present inventions. Accordingly, it is the following claims including any amendments thereto that define the scope of the inventions.
Number | Name | Date | Kind |
---|---|---|---|
5305278 | Inoue | Apr 1994 | A |
5546023 | Borkar et al. | Aug 1996 | A |
5604450 | Borkar et al. | Feb 1997 | A |
5661692 | Pinkham et al. | Aug 1997 | A |
6373289 | Martin et al. | Apr 2002 | B1 |
6437601 | Borkar et al. | Aug 2002 | B1 |
6493250 | Halbert et al. | Dec 2002 | B1 |
6536025 | Kennedy et al. | Mar 2003 | B1 |
6570944 | Best et al. | May 2003 | B1 |
6658509 | Bonella et al. | Dec 2003 | B1 |
6697888 | Halbert et al. | Feb 2004 | B1 |
6742098 | Halbert et al. | May 2004 | B1 |
6747474 | Borkar et al. | Jun 2004 | B1 |
6832325 | Liu | Dec 2004 | B1 |
6847617 | Borkar et al. | Jan 2005 | B1 |
6871253 | Greeff et al. | Mar 2005 | B1 |
20020112119 | Halbert et al. | Aug 2002 | A1 |
Number | Date | Country | |
---|---|---|---|
20050146980 A1 | Jul 2005 | US |