This application is a national phase application of International Application No. PCT/IB2012/000875, filed May 4, 2012, and claims the priority of Japanese Application No. 2011-109766, filed May 16, 2011, the content of both of which is incorporated herein by reference.
1. Field of the Invention
The invention relates to a process for producing a semiconductor device and the semiconductor device, and more specifically, relates to the gettering of impurities in an SiC substrate for forming a semiconductor device.
2. Description of Related Art
To prevent degradation of semiconductor characteristics by metallic impurities in a semiconductor crystal of Si, etc., a strain region is created by ion implantation, laser irradiation, forming a film of a different material, and the like, to provide a gettering center for the impurities.
As a problem unique to SiC monocrystals, the inventors have discovered that when a heat treatment is carried out thereon at a high temperature, particularly a temperature of 1500° C. or higher, impurities such as metals that are either contained in the crystal or lie adjacent thereto diffuse through the crystal.
Impurities are always present in SiC semiconductor monocrystals that are used as practical materials. More specifically, when SiC monocrystals are grown by the solution method, metal elements are often added to the SiC solution to increase the growth rate, improve crystallinity, and the like. For example, Japanese Patent Application Publication No. 2007-261844 (JP-2007-261844 A) discloses the addition of Cr, and Japanese Patent Application Publication No. 2009-426770 (JP-2009-126770 A) discloses the addition of Ni to the SiC growth solution, and in some cases these metals remain as impurities in the grown SiC monocrystal. When an epitaxial layer for the device region is formed on such an SiC substrate produced by the solution method, the diffusion of the metal impurities from the SiC substrate into the epitaxial layer will degrade the properties of the device.
Therefore, the amounts of impurity elements adversely affecting conductive and device properties that are incorporated into the crystal must be reduced and those impurity elements that do become incorporated must be contained outside the device region. In the case of a Si crystal, alkali metal elements such as Na, K, Li, etc., and heavy metal elements such as Fe, Cu, Au, Cr, etc., are taken into account. It is known that alkali metal elements affect adversely metal-oxide-semiconductor (MOS) characteristics, and heavy metal elements cause shortening carrier life and oxidation stacking fault (OSF) defects. Therefore, the gettering (capture and immobilization) of these residual impurity elements by the use of a strained layer that is intentionally formed in a specific part of the crystal (outside the device region) is already available in the case of Si crystals.
In the case of an SiC crystal, on the other hand, thermal diffusion is not considered to occur substantially at the kind of heat treatment temperature (maximum of about 1200° C.) than is normally used for a Si crystal because the diffusion coefficient of the impurities is extremely small (Yu. A. Vodakov and E. N. Mokhov, “Silicon Carbide” 1973 (Univ. South Carolina Press, Columbia, 1974, p. 508)). Therefore, almost no reports concerning gettering technology in SiC crystals can be found.
With this new knowledge, however, the inventors have ascertained that when a high temperature heat treatment (1500° C. or higher) specific to SiC is carried out, even heavy metal elements such as Cr and Ni will diffuse through the SiC crystal even though the diffusion coefficients of the impurities are low compared with Si. Therefore, these elements must be taken into account, and it has become necessary carry out a gettering treatment on SiC crystals.
Japanese Patent Application Publication No. 2007-251172 (JP-20077-251172 A) discloses using He and H ion beams to form an ion-enriched layer of a given depth on an SiC substrate or a Si substrate, and then conducting gettering to trap contaminants such as heavy metal ions by carrying out a heat treatment at a temperature that does not exceed a critical temperature whereat destruction of the substrate occurs. Unlike Si, however, in SiC, the diffusion of contaminants does not easily occur and it is difficult to achieve recovery of the substrate after gettering. Therefore, as an issue specific to SiC, it is necessary to focus on the sites on the substrate and the manufacturing processes that require gettering, and to eliminate, unnecessary process steps. However, JP-2007-251172 A does not disclose an example wherein gettering is carried out on SiC, and it contains no statements or implications relevant to this issue.
Japanese Patent Application Publication No. 2010-098107 (JP-2010-098107 A) discloses that in a semiconductor apparatus used as an imaging device, a gettering layer of a desired depth was fabricated by irradiation with a laser beam from the side opposite the epitaxial layer, which is the structural element for forming the circuit layer, etc.
Japanese Patent Application Publication No. 2006-231430 (JP-2006-231430 A) discloses setting the temperature for forming a gettering layer at 1100° C. to 1300° C. when carrying out gettering of heavy metals.
Japanese Patent Application Publication No. 58-147126 (JP-58-147126 A) discloses forming a gettering layer on the underside of a semiconductor substrate by carrying out a heat treatment at a temperature of 1050° C. or higher to diffuse supersaturated interstitial oxygen therethrough.
Japanese Patent Application Publication No. 07-201971 (JP-07-201971 A) discloses fabricating a plurality of semiconductor device sections on a substrate and forming a gettering site on the sides opposite the divided sections of the semiconductor devices that also serve as the device, formation regions of the semiconductor substrate.
However, none of this related art assumes the diffusion of contaminating metallic elements that are either present in the substrate crystal or infiltrate from outside the substrate crystal in a SiC semiconductor substrate, and they have not noticed the need of a gettering layer therefor, particularly when a heat treatment at 1500° C. or higher is carried out.
The invention provides a process for producing a semiconductor device that includes forming a gettering layer to capture and immobilize impurity elements in an SiC semiconductor substrate. The invention also provides a semiconductor device that includes a gettering layer to capture and immobilize impurity elements in an SiC semiconductor substrate.
A first aspect of the invention relates to a process for producing a semiconductor device. This production process includes: forming an SiC epitaxial layer on an SiC substrate; implanting the epitaxial layer with ions; forming a gettering layer having a higher defect density than a defect density of the SiC substrate; and carrying out heat treatment on the epitaxial layer.
According to the first aspect of the invention, because a gettering layer with a higher defect density than the SiC substrate is formed, the impurity elements are captured and immobilized preferentially in the gettering layer.
In this production process, the heat treatment may include a treatment at 1500° C. or higher, and the gettering layer may be formed prior to the treatment at 1500° C. or higher.
In this production process, the gettering layer may be formed by ion implantation to the epitaxial layer, and an amount of an implantation dose may be controlled such that the defect density of the gettering layer is higher than the density of impurities to be captured, and a compensated defect density is equal to or lower than a carrier density of the semiconductor device.
In this production process, the gettering layer may be formed deeper than a depth of material removed by etching that is carried out prior to growing the epitaxial layer.
In this production process, the gettering layer may be formed in a region, on the SiC substrate, other than a device formation region where the semiconductor device is to be formed on the SiC substrate.
In this production process, the defect density of the gettering layer may be determined on the basis of electrical current on the SiC substrate when the semiconductor device is operated.
In this production process, the gettering layer may be formed in a region, on the SiC substrate, other than a device formation region when the gettering layer is formed in the epitaxial layer after the epitaxial layer has grown.
In this production process, the gettering layer may be formed by irradiation with an electron beam or neutron beam from aside opposite to an epitaxial layer side of the SiC substrate.
A second aspect of the invention relates to a semiconductor device. This semiconductor device includes an SiC substrate, an SiC epitaxial layer formed on the SiC substrate, and a gettering layer having a higher defect density than a defect density of the SiC substrate.
Features, advantages, and technical and industrial significance of exemplary embodiments of the invention will be described below with reference to the accompanying drawings, in which like numerals denote like elements, and wherein:
The production process of the semiconductor device of the invention includes the steps of forming an SiC epitaxial layer on an SiC substrate, and when a semiconductor device is fabricated by conducting various types of ion implantation and heat treatments on the epitaxial layer, forming a gettering layer with a higher defect density than the SiC substrate.
More specifically, before a high-temperature heat treatment of 1500° C. or higher (including oxidation and crystal growth) is carried out, by ion implantation of an element, such as a noble gas in a SiC monocrystal substrate at high density, impurity elements such as heavy metals that will be incorporated into the crystal during the high-temperature heat treatment are captured and immobilized in the gettering layer, thereby blocking the diffusion thereof.
In one aspect of the invention, a gettering layer is formed on the SiC substrate to prevent the impurities contained in the SiC substrate from diffusing to the epitaxial layer that contains the device formation region that has been formed on the substrate. This primarily counteracts diffusion in the direction of substrate thickness.
More specifically, when a low N (nitrogen) density epitaxial growth layer, i.e., a device formation region, is stacked on top of the substrate, ions of a rare gas element are implanted into the surface of the substrate before epitaxial growth, and a gettering layer is formed wherein the implanted ion density assumes a Gaussian distribution, a box profile distribution (constant within a given range of depth), etc.
Before epitaxial growth is carried out, part of the surface of the substrate is removed by H2 etching to expose a clean fresh surface. Therefore, ion implantation to form the gettering layer, which is carried out before the above step (H2 etching), must be continued until it is deeper than the amount of material to be removed by the H2 etching.
In addition, the implantation dose must be controlled such that the density of defects forming the gettering layer that is generated by the ion implantation will be greater than the density of the impurities to be captured, and such that the compensation defect density (gettering sites+non-gettering sites) does not exceed the concentration of the semiconductor device carrier (e.g., the N density (in the case of an n-type semiconductor)). By so doing, it becomes easier to guarantee conductivity in the SiC substrate because the movement of electrons is assured even after the introduction of the defects for gettering. The defect density of the gettering layer is determined on the basis of the electrical current on the SiC substrate when the semiconductor device is operated.
As shown at the top of
Preferably a rare gas such as He or Ar is used as the implantation ion. H, or group 4 elements such as Si, C, or Ge can also be used. In the case of an n-type semiconductor substrate, a group 5 element such as N can also be used. Group 3 elements are undesirable because they have the effect of reducing conductivity.
As a method of forming the gettering layer 13 other than ion implantation, any method that can form defects from the outermost surface of the substrate such as electron beam irradiation, neutron beam irradiation, etc., can also be used.
The gettering layer formed by the method of the invention can capture and immobilize (getter) a variety of heavy metal elements. This layer is particularly effective for gettering Cr, Ni, Fe, Zn, etc.
In another aspect of the invention, a gettering layer is formed at a site other than a region whereon a semiconductor device will be formed (also referred to herein as the “device formation region”) in the epitaxial layer on the SiC substrate (i.e., other than the breakdown voltage holding member) and, rather than the impurities within the SiC substrate, impurities infiltrating from areas surrounding the substrate are prevented from diffusing into the epitaxial layer that contains the device formation region. In one case, as shown in
Typically, the impurities diffuse when a heat treatment is carried out at a high temperature exceeding 1500° C. At this time, there is concern that the device properties will change if gettering should occur within the device formation region, so gettering is carried out at a site outside the device formation region. In particular, it is necessary to make sure that the implanted ions, electrons, etc., do not pass through any region to which the depletion layer extends when the device is operated. Regardless of whether the site formed gettering layer is a region where current flows or does not flow, the amount of the dose is controlled such that it does not dramatically inhibit current flow.
Unlike Si, SiC is a compound semiconductor, and therefore the crystal defects that are produced when the implanted ions, electrons, etc., pass through the crystal (particularly, intrinsic defects such as atomic vacancies) are thermally stable, and in some cases recovery is impossible even if a heat treatment is carried out at a temperature exceeding 1700° C. In the case of Si, the number of divacancies decreases with a heat treatment at about 400° C. Therefore, if implantation species pass through the device formation region of SiC, the device may not operate as designed.
In still another aspect of the invention, a gettering layer 13 can be formed without introducing defects into the device formation region by carrying out irradiation or implantation of the epitaxial layer 16 with an electron beam, neutron beam, or lightweight ions from the back side rather than from the upper side of the substrate 10 as shown in
The invention is described in greater detail below through examples.
An SiC substrate with a particularly high Cr concentration (1017 cm−3) was fabricated by the solution method to verify the effect of the invention. An epitaxial layer was formed on this substrate by chemical vapor deposition (CVD). As shown in
To observe the phenomenon of Comparative Example 1 more easily, Cr was implanted into the surface of the epitaxial layer by ion implantation. As illustrated in
Table 1 shows a summary of the relationship between heat treatment temperature and the presence or absence of diffusion. It is clear that Cr diffuses with a heat treatment of 1500° C. or higher.
The same test as in Comparative Example 2 was carried out using a commercially available SiC wafer, and the results revealed no Cr diffusion. Therefore, it is clear that gettering of Cr is caused by defects that are few in an epitaxial layer and that are many in a commercially available wafer.
Additional defects were introduced by also implanting Ar ions into a test sample that had undergone Cr ion implantation on the surface of the epitaxial layer in the same manner as in Comparative Example 2. The Ar was introduced in a Gaussian distribution to a depth of 200 nm at a concentration of 1×1021 cm−3 (monoenergetic implantation at an energy of 270 keV). This test sample was heat treated for 30 min at 1780° C. As shown in
Additional defects were introduced by also implanting He ions into a test sample that had undergone Cr ion implantation on the surface of the epitaxial layer in the same manner as in Comparative Example 2. The He was introduced in a Gaussian distribution to a depth of 1 μm at a concentration of 1×1021 cm−3 (monoenergetic implantation at an energy of 360 keV). This test sample was heat treated for 30 min at 1780° C. As shown in
Additional defects were introduced by also implanting He ions into a test sample that had undergone Cr ion implantation on the surface of the epitaxial layer in the same manner as in Comparative Example 2. The H was introduced in a Gaussian distribution to a depth of 2.2 μm at a concentration of 1×1020 cm−3 (monoenergetic implantation at an energy of 350 keV). This test sample was heat treated for 30 min at 1780° C. As shown in
Fe ions were implanted into the epitaxial layer, and a box profile distribution with a depth of 400 nm and a concentration of 1×1017 cm−3 was formed. Then He ions were implanted into this test sample in the same manner as in Example 2, and after a heat treatment for 30 min at 1780° C., the Fe concentration profile was investigated. As shown in
Fe ions were implanted in the same manner as in Example 4, but He ions were not implanted. In this case, as shown in
Zn ions were implanted into the epitaxial layer, and a box profile distribution with a depth of 400 nm and a concentration of 1×1017 cm−3 was formed. Then He ions were implanted into this test sample in the same manner as in Example 2, and after a heat treatment for 30 min at 1780° C., the Zn concentration profile was investigated. As shown in
Ti ions were implanted into the epitaxial layer, and a box profile distribution with a depth of 400 nm and a concentration of 1×1017 cm−3 was formed. Then Ar ions were implanted into this test sample in the same manner as in Example 1, and after a heat treatment for 30 min at 1780° C., the Ti concentration profile was investigated. As shown in
According to the invention, a process for producing a semiconductor device is provided that includes the formation of a gettering layer to capture and immobilize impurity elements in an SiC semiconductor substrate.
Number | Date | Country | Kind |
---|---|---|---|
2011-109766 | May 2011 | JP | national |
Filing Document | Filing Date | Country | Kind | 371c Date |
---|---|---|---|---|
PCT/IB2012/000875 | 5/4/2012 | WO | 00 | 11/15/2013 |
Publishing Document | Publishing Date | Country | Kind |
---|---|---|---|
WO2012/156792 | 11/22/2012 | WO | A |
Number | Name | Date | Kind |
---|---|---|---|
20040246765 | Kato | Dec 2004 | A1 |
20070020893 | Ueno et al. | Jan 2007 | A1 |
20070212852 | Tauzin et al. | Sep 2007 | A1 |
20080026544 | Tsuchida et al. | Jan 2008 | A1 |
20080090383 | Nakamura et al. | Apr 2008 | A1 |
20090250705 | Watanabe et al. | Oct 2009 | A1 |
20100236472 | Terashima et al. | Sep 2010 | A1 |
20110233562 | Harada et al. | Sep 2011 | A1 |
Number | Date | Country |
---|---|---|
1 883 102 | Jan 2008 | EP |
58-134430 | Aug 1983 | JP |
58-147126 | Sep 1983 | JP |
1-196836 | Aug 1989 | JP |
3-83343 | Apr 1991 | JP |
7-201971 | Aug 1995 | JP |
9-255495 | Sep 1997 | JP |
2004-335674 | Nov 2004 | JP |
2006-147680 | Jun 2006 | JP |
2006-231430 | Sep 2006 | JP |
2007-36250 | Feb 2007 | JP |
2007-251172 | Sep 2007 | JP |
2007-261844 | Oct 2007 | JP |
2007-281005 | Oct 2007 | JP |
2008-53667 | Mar 2008 | JP |
2008-103605 | May 2008 | JP |
2008-109143 | May 2008 | JP |
2009-126770 | Jun 2009 | JP |
2010-98107 | Apr 2010 | JP |
WO2010119792 | Oct 2010 | WO |
Entry |
---|
Vodakov, Y. A. et al., “Diffusion and Solubility of Impurities in Silicon Carbide,” Silicon Carbide—1973, Proceedings of the Third International Conference on Silicon Carbide held at Miami Beach, Florida, on Sep. 17-20, 1973, pp. 508-519, (1973). |
Ottaviani, L. et al., “Improvement of the Thermal Conductivity in 4H-SiC Epitaxial Layer by Introducing Gettering Sites,” Materials Science forum, vols. 600-603, pp. 525-528, XP-002681559, (2009). |
Biondo, S. et al., “Effect of Helium Implantation on Gettering and Electrical Properties of 4H-SiC Epilayers,” AIP Conference Proceedings American Institute of Physics USA, vol. 1321, pp. 249-252, XP-002681560, (2010). |
Kalinina, E. et al., “Gettering Effect with Al Implanted Into 4H-SiC CVD Epitaxial Layers,” Materials Science Forum, vols. 433-436, pp. 637-640, XP-002681561, (2003). |
Rao, M. V. et al., “P-N Junction Formation in 6H-SiC by Acceptor Implantation Into N-Type Substrate,” Nuclear Instruments and Methods in Physics Research Section B, vol. 106, No. 1, pp. 333-338, XP004001835, (1995). |
Caichi, L. et al., “Gettering of Metal Impurities in Silicon by Fast Neutron Irradiation,” 1998 5th International Conference on Solid-State and Integrated Circuit Technology, Proceedings (CAT. No. 98EX105), pp. 341-343, XP-002681562, (1998). |
Number | Date | Country | |
---|---|---|---|
20150064882 A1 | Mar 2015 | US |