Claims
- 1. A method of fabricating a field effect transistor comprising the steps of:
- a. forming a thin layer of oxide on a wafer of monocrystalline silicon,
- b. depositing a layer of conductive polycrystalline silicon on said thin layer of oxide,
- c. forming a layer of silicon nitride on said polycrystalline layer,
- d. within at least the area of said wafer where said field effect transistor is to be fabricated, removing portions of said silicon nitride layer to form a silicon nitride mask over said polysilicon layer, said mask in said area covering only the region to be the gate structure of said field effect transistor,
- e. oxidizing all said polysilicon layer not covered by said silicon nitride mask to form a thick oxide layer thicker than said polysilicon layer,
- f. opening holes within said thick oxide layer on opposite sides of said gate structure,
- g. introducing impurities into the surface of said monocrystalline silicon layer exposed by said openings to form the drain and source regions of said field effect transistor, and
- h. forming conductive contacts to said source and drain regions.
- 2. The method as claimed in claim 1 further comprising, prior to the formation of said thin layer, the steps of etching the surface of said monocrystalline area to form an etched surface ring surrounding a region of said monocrystalline silicon, and oxidizing said etched surface ring to form an oxide ring around said region, said oxide ring being substantially flush with said monocrystalline surface, said gate structure being formed on the monocrystalline surface within said region, and said drain and source diffused regions being formed within said region.
- 3. The method as claimed in claim 2 further comprising, prior to the formation of said oxide ring, the steps of, epitaxially growing a layer of single crystal silicon onto a substrate of single crystal silicon, said epitaxial and substrate layers being of the same type conductivity and said epitaxial layer being significantly more resistive than said substrate layer, wherein said epitaxial and substrate layer together comprise said wafer of monocrystalline silicon and wherein said oxide ring extends all the way through said epitaxial layer into said substrate.
- 4. A method of fabricating a field effect transistor comprising the steps of:
- a. forming a thin layer of oxide on a wafer of monocrystalline silicon,
- b. depositing a layer of conductive polycrystalline silicon on said thin layer of oxide,
- c. forming a layer of silicon nitride on said polycrystalline layer,
- d. within at least the area of said wafer where said field effect transistor is to be fabricated, removing portions of said silicon nitride layer to form a silicon nitride mas over said polysilicon layer, said mask in said area covering only the region to be the gate structure of said field effect transistor,
- e. oxidizing all said polysilicon layer not covered by said silicon nitride mask to form a thick oxide layer thicker than said polysilicon layer,
- g. opening holes within said thick oxide layer on opposite side of said gate structure, and,
- g. introducing imputirites into the surface of said monocrystalline silicon layer exposed by said openings.
Parent Case Info
This is a division of application Ser. No. 521,423, filed Nov. 6, 1964, now U.S. Pat. No. 3,943,542.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
3751722 |
Richman |
Aug 1973 |
|
3761327 |
Harlow |
Sep 1973 |
|
Non-Patent Literature Citations (1)
Entry |
IBM Technical Disclosure Bulletin, "Programmable . . . FET", Chiu, vol. 14, No. 11, Apr. 1972, p. 3356. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
521423 |
Nov 1974 |
|