III-nitride field-effect transistor with dual gates

Information

  • Patent Grant
  • 10276712
  • Patent Number
    10,276,712
  • Date Filed
    Monday, November 7, 2016
    8 years ago
  • Date Issued
    Tuesday, April 30, 2019
    5 years ago
Abstract
A field effect transistor (FET) includes a III-nitride channel layer, a III-nitride barrier layer on the channel layer, a first dielectric on the barrier layer, a first gate trench extending through the first dielectric, and partially or entirely through the barrier layer, a second dielectric on a bottom and walls of the first gate trench, a source electrode on a first side of the first gate trench, a drain electrode on a second side of the first gate trench opposite the first side, a first gate electrode on the second dielectric and filling the first gate trench, a third dielectric between the first gate trench and the drain electrode, a second gate trench extending through the third dielectric and laterally located between the first gate trench and the drain electrode, and a second gate electrode filling the second gate trench.
Description
STATEMENT REGARDING FEDERAL FUNDING

None.


TECHNICAL FIELD

This disclosure relates to field effect transistors (FETs).


BACKGROUND

Field effect transistors generally have a source electrode, a drain electrode and a gate electrode, which controls the current between the source electrode and the drain electrode. A reduced electric field on the current controlling gate electrode is desirable to make the threshold voltage more stable and to improve the reliability of the gate structure. In the prior art, field-plates have been used for this purpose.


U.S. Pat. No. 8,530,978, issued Sep. 10, 2013, U.S. Pat. No. 8,853,709, issued Oct. 7, 2014, U.S. Pat. No. 8,941,118, issued Jan. 27, 2015, and U.S. patent application Ser. No. 14/290,029, filed May 29, 2014, which are incorporated herein by reference, describe field effect transistors, which are GaN FETs that have normally-off operation, high voltage operation, low on-resistance, and desirable dynamic characteristics. However, the prior art normally-off GaN transistor gate structures often experience a drift of threshold voltage under large drain bias.



FIGS. 1A, 1B and 1C show an example of threshold voltage drift for a prior art FET with field plates. FIG. 1A shows the FET threshold voltage before stress, which shows the threshold voltage to be approximately Vg=0 volts. FIG. 1B shows a high 300 volt stress applied to the drain for 150 hours. FIG. 1C shows that after the high voltage stress, the threshold voltage shifted by 0.5 volts to approximately Vg=−0.5 volts. The threshold voltage shift is undesirable.


What is needed are more reliable normally-off high-voltage III-Nitride power transistors, which have reduced or no threshold voltage drift under a large drain bias. The embodiments of the present disclosure answer these and other needs.


SUMMARY

In a first embodiment disclosed herein, a field effect transistor (FET) comprises a III-nitride channel layer, a III-nitride barrier layer on the channel layer, a first dielectric on the barrier layer, a first gate trench extending through the first dielectric, and partially or entirely through the barrier layer, a second dielectric on a bottom and walls of the first gate trench, a source electrode having electrical contact to the channel layer on a first side of the first gate trench, a drain electrode having electrical contact to the channel layer on a second side of the first gate trench opposite the first side, a first gate electrode on the second dielectric and filling the first gate trench, a third dielectric between the first gate trench and the drain electrode, a second gate trench extending through the third dielectric and laterally located between the first gate trench and the drain electrode, and a second gate electrode filling the second gate trench.


In another embodiment disclosed herein, a method of fabricating a field effect transistor comprises forming a III-nitride channel layer, forming a III-nitride barrier layer on top of the channel layer, forming a first dielectric on top of the barrier layer, forming a first gate trench through the first dielectric and partially or entirely through the barrier layer, forming a second dielectric on a bottom and walls of the first gate trench, forming a source electrode having electrical contact to the channel layer on a first side of the first gate trench, forming a drain electrode having electrical contact to the channel layer on a second side of the first gate trench opposite the first side, forming a first gate electrode on the second dielectric and filling the first gate trench, forming a third dielectric between the first gate trench and the drain electrode, forming a second gate trench extending through the third dielectric and laterally located between the first gate trench and the drain electrode, and forming a second gate electrode filling the second gate trench.


In yet another embodiment disclosed herein, a field-effect transistor comprises a III-nitride channel layer, a III-nitride barrier layer on the channel layer, a first dielectric on the barrier layer, a source electrode disposed on a first end of the field effect transistor, a drain electrode disposed on a second end of the field effect transistor opposite the first end, a first gate structure disposed between the source electrode and the drain electrode, and a second gate structure disposed between the first gate structure and the drain electrode.


These and other features and advantages will become further apparent from the detailed description and accompanying figures that follow. In the figures and description, numerals indicate the various features, like numerals referring to like features throughout both the drawings and the description.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1A shows an example prior art FET threshold voltage before stress, FIG. 1B shows a high 300 volt stress applied to the drain for 150 hours, and FIG. 1C shows the prior art FET threshold voltage after the high voltage stress which shows a 0.5 volt drift in the threshold voltage caused by the high voltage stress for a prior art FET with field plates;



FIG. 2 shows an elevation sectional view of a dual gate III-nitride field effect transistor in accordance with the present disclosure;



FIG. 3 shows an elevation sectional view of another dual gate III-nitride field effect transistor in accordance with the present disclosure;



FIG. 4 shows an elevation sectional view of yet another dual gate III-nitride field effect transistor in accordance with the present disclosure; and



FIG. 5A shows a FET threshold voltage before stress, FIG. 5B shows a high 300 volt stress applied to the drain for 64 hours, and FIG. 5C shows the FET threshold voltage after the high voltage stress which shows no volt drift in the threshold voltage caused by the high voltage stress for a FET in accordance with the present disclosure.





DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to clearly describe various specific embodiments disclosed herein. One skilled in the art, however, will understand that the presently claimed invention may be practiced without all of the specific details discussed below. In other instances, well known features have not been described so as not to obscure the invention.



FIG. 2 shows an elevation sectional view of a dual gate III-nitride field effect transistor in accordance with the present disclosure.


The substrate 10 may be Si, Sapphire, SiC, GaN or AlN. A III-nitride buffer layer 12 is on the substrate 10. A III-nitride channel layer 14, which may be any III-nitride and preferably GaN, is on top of the buffer layer 12. A source electrode 16 is in electrical contact with the channel layer 14 on one side of the channel layer 14, and a drain electrode 18 is in electrical contact with the channel layer 14 on another side of the channel layer 14. A III-nitride barrier layer 20 with a bandgap greater than the channel layer 14, is on top of the channel layer 14. The III-nitride barrier layer may preferably be 1 nanometer (nm) to 20 nm thick AlGaN. A first dielectric 22, which may typically be 1 nm to 100 nm thick SiN, is on top of the barrier layer 20.


A first gate trench 24 extends through the first dielectric 22 and partially through the barrier layer 24, or extends through the first dielectric 22 and entirely through the barrier layer 24 to the channel layer 14. A second dielectric 26, which may typically be AlN-based, is on the walls and the bottom of the first gate trench 24. The second dielectric may also be over the first dielectric 22.


A metallic first gate electrode 28 is on the second dielectric 26 and fills the first gate trench 24 and may extend partially over the second dielectric 26 on either side of the first gate trench 24. A third dielectric 30, which may typically be SiN having a thickness ranging from 0.1 nm to 10 μm, may cover the first gate electrode 28 and extend between the source electrode 16 and the drain electrode 18, or at least cover the first gate electrode 28 and extend between the first gate electrode 28 and the drain electrode 18. The third dielectric 30 may be on the second dielectric 26.


The first gate trench 24, the second dielectric 26, and the metallic first gate electrode 28 collectively form a first gate structure.


A second gate trench 32 is located between the first gate electrode 28 and the drain electrode 18. The second gate trench 32 extends through the third dielectric 30 and the bottom 33 of the second gate trench 32 may be located between the top surface of the barrier layer 20 and a top surface of the second dielectric 26. In one embodiment, shown in FIG. 2, the bottom 33 of the second gate trench 32 is on the top surface of the first dielectric 22. A metallic second gate electrode 34 fills the second gate trench 32. In the embodiment, shown in FIG. 2, because the first dielectric 22 is 1 nm to 100 nm thick, the distance between the bottom 33 of the second gate electrode 34 and a top surface of the barrier layer 20 is 1 nm to 100 nm.


The second gate trench 32 and the metallic first gate electrode 34 collectively form a second gate structure.


In the embodiment shown in FIG. 2 the second gate electrode 34 is not electrically connected to the source electrode 16.



FIG. 3 shows an elevation sectional view of another dual gate III-nitride field effect transistor in accordance with the present disclosure. In this embodiment the second gate electrode 34 is electrically connected to the source electrode 16 by metal 36. The metal 36 is insulated from the first gate electrode 28 by third dielectric 30, which is between the metal 36 and the first gate electrode 28.



FIG. 4 shows an elevation sectional view of yet another dual gate III-nitride field effect transistor in accordance with the present disclosure. In this embodiment the second gate electrode 34 is electrically connected to the first gate electrode 28 by metal 38. FIG. 4 shows one embodiment of the metal 38. A person skilled in the art would understand that the metal 38 between the second gate electrode 34 and the first gate electrode 28 may have various geometries.


In the embodiment shown in FIG. 2, the second gate electrode 34 may be biased independently of the first gate electrode 28.


The first gate electrode 28 is a normally-off gate while the second gate electrode 34 is a normally-on gate. Therefore, without external biases applied to the either the first gate electrode 28 or the second gate electrode 34, there are no mobile electrons under the first gate electrode 28, however, there are mobile electrons under the second gate electrode 34.


The threshold voltage of the second gate electrode 34 may range from 0 Volts (V) to −50V. The threshold voltage is determined by the electron density in the channel, the vertical distance between the channel and the bottom of the gate electrode, as well as the dielectric constant of the layers between the channel and the bottom of the gate electrode. One can easily adjust the threshold voltage of the second electrode, for example, by varying the thickness of the 1st dielectric, or by varying the etch depth of the 2nd gate trench.


The first gate electrode 28 is a normally-off gate controlling the current through the channel 14. The second gate electrode 34 is a normally-on gate shielding the first gate electrode 28 from being affected by large drain voltage biases. As described above, the second gate electrode 34 may be independently biased, electrically connected to the source electrode 16, or connected to the first gate electrode 28. A preferred embodiment is to connect the second gate electrode 34 to the source electrode 16, acting as a source-connected field-plate, as shown in FIG. 3.


Without the second gate electrode 34, there is a large voltage drop between the first gate electrode 28 and the drain electrode 18 when the transistor is at off-state blocking high voltages. The large voltage drop results in high electric-field across the first gate electrode 28. The high electric-field accelerates the change of charge states of the traps under the first gate electrode 28, leading to shift of threshold voltage. Threshold voltage shift negatively affects device stability.


For a FET in accordance with the present disclosure, the second gate electrode 34 electrically shields the first gate electrode 28 from drain electrode 18 biases as soon as the channel electrons under the second gate electrode 34 are depleted. The maximum voltage drop applied to the first gate electrode 28 will be no more than the threshold voltage of the second gate electrode 34. Therefore, we can design the second gate electrode 34 to make sure voltage drop across the first gate electrode 28 is small enough for stable operation.


Although the second gate electrode 34 is now exposed to large voltage drop induced by drain bias, a moderate shift of the threshold voltage of the second gate electrode 34 is less critical to device operation, because the first gate electrode 28, which is closer to the source, controls the channel current.


The following describes the fabrication process for making a FET according to the present disclosure.


The III-nitride buffer layer 12 is grown on top of the substrate 10, which may be Si, Sapphire, SiC, GaN or AlN. Then the III-nitride channel layer 14, which may be any II=nitride and preferably GaN, is grown on top of the buffer layer 12. Next, the III-nitride barrier layer 20 with a bandgap greater than the channel layer 14 is grown on top of the channel layer 14. The III-nitride barrier layer 20 may preferably be 1 nanometer (nm) to 20 nm thick AlGaN. Then, the first dielectric 22, which may typically be 1 nm to 100 nm thick SiN, is deposited on top of the barrier layer 20.


The first gate trench 24 is then formed through the first dielectric 22 and partially or entirely through the barrier layer 20 to remove channel electrons under the first gate electrode 28 induced by the barrier layer 20. Next, the second dielectric 26, which may typically be AlN-based is deposited to line the first gate trench 24. The second dielectric may also extend between the first gate trench 24 and the source dielectric 16 and between the first gate trench 24 and the drain dielectric 18


The source electrode 16 and the drain electrode 18 are then formed on the two opposite sides of the first gate trench 24. The source electrode 16 and the drain electrode 18 are in electrical contact with the channel 14.


The first gate electrode 28 of metal is then formed on the second dielectric 26, filling the first gate trench 24. Next, the third dielectric 30, which may be typically 0.1 nm to 10 μm thick SiN is deposited covering at least the portion between the first gate electrode 28 and the drain electrode 18, and in some embodiments, such as FIG. 3, covering also between the first gate electrode 28 and the source electrode 16.


Then, the second gate trench 32 is formed through the third dielectric 30 and located between the first gate electrode 28 and the drain electrode 18. Next, the second gate electrode 34 of metal formed in the second gate trench 32. The second gate trench 32 extends through the third dielectric 30 and the bottom 33 of the second gate trench 32 may be located between the top surface of the barrier layer 20 and a top surface of the second dielectric 26. In one embodiment, shown in FIG. 2, the bottom 33 of the second gate trench 32 is on the top surface of the first dielectric 22. The metallic second gate electrode 34 fills the second gate trench 32. In the embodiment, shown in FIG. 2, because the first dielectric 22 is 1 nm to 100 nm thick, the distance between the bottom 33 of the second gate electrode 34 and a top surface of the barrier layer 20 may range from 1 nm to 100 nm.


For the embodiment of FIG. 3, the metal 36 is then deposited on the third dielectric 30 to electrically connect the second gate electrode 34 to the source electrode 16. For this embodiment the third dielectric 30 insulates the first gate electrode 28 from the second gate electrode 34.


For the embodiment of FIG. 4, the metal 38 is then deposited to electrically connect the second gate electrode 34 to the first gate electrode 28. This may include patterning and depositing steps well known in the art.



FIGS. 5A, 5B and 5C show an example of threshold voltage drift for a FET with dual gates in accordance with the present disclosure. FIG. 5A shows the FET threshold voltage before stress, FIG. 5B shows a high 300 volt stress applied to the drain for 64 hours, and FIG. 5C shows that after the high voltage stress, the FET threshold voltage is the same as before the high voltage stress, which is the desired result.


Having now described the invention in accordance with the requirements of the patent statutes, those skilled in this art will understand how to make changes and modifications to the present invention to meet their specific requirements or conditions. Such changes and modifications may be made without departing from the scope and spirit of the invention as disclosed herein.


The foregoing Detailed Description of exemplary and preferred embodiments is presented for purposes of illustration and disclosure in accordance with the requirements of the law. It is not intended to be exhaustive nor to limit the invention to the precise form(s) described, but only to enable others skilled in the art to understand how the invention may be suited for a particular use or implementation. The possibility of modifications and variations will be apparent to practitioners skilled in the art. No limitation is intended by the description of exemplary embodiments which may have included tolerances, feature dimensions, specific operating conditions, engineering specifications, or the like, and which may vary between implementations or with changes to the state of the art, and no limitation should be implied therefrom. Applicant has made this disclosure with respect to the current state of the art, but also contemplates advancements and that adaptations in the future may take into consideration of those advancements, namely in accordance with the then current state of the art. It is intended that the scope of the invention be defined by the Claims as written and equivalents as applicable. Reference to a claim element in the singular is not intended to mean “one and only one” unless explicitly so stated. Moreover, no element, component, nor method or process step in this disclosure is intended to be dedicated to the public regardless of whether the element, component, or step is explicitly recited in the Claims. No claim element herein is to be construed under the provisions of 35 U.S.C. Sec. 112, sixth paragraph, unless the element is expressly recited using the phrase “means for . . . ” and no method or process step herein is to be construed under those provisions unless the step, or steps, are expressly recited using the phrase “comprising the step(s) of . . . .”

Claims
  • 1. A field-effect transistor comprising: a III-nitride channel layer;a III-nitride barrier layer on the channel layer;a first dielectric layer on the barrier layer;a first gate trench extending through the first dielectric layer and through the barrier layer;a second dielectric layer on the first dielectric layer and on a bottom and walls of the first gate trench;a first gate electrode in the first gate trench and on the second dielectric layer;a source electrode having electrical contact to the channel layer on a first side of the first gate trench;a drain electrode having electrical contact to the channel layer on a second side of the first gate trench opposite the first side;a third dielectric layer on the second dielectric layer, wherein the third dielectric layer entirely covers the first gate electrode;a second gate trench extending through the third dielectric layer and laterally located between the first gate trench and the drain electrode; anda second gate electrode in the second gate trench, wherein a bottom of the second gate electrode is between a top surface of the first dielectric layer and a top surface of the second dielectric layer, and wherein the third dielectric layer does not entirely cover the second gate electrode;wherein walls of the second gate trench are substantially vertical;wherein the first gate electrode is a normally-off gate; andwherein the second gate electrode is a normally-on gate.
  • 2. The field-effect transistor of claim 1 wherein a vertical distance between a bottom of the second gate electrode and a top surface of the barrier layer has a range of 1 nm to 100 nm.
  • 3. The field-effect transistor of claim 1 wherein the second dielectric layer comprises at least one layer of AlN.
  • 4. The field-effect transistor of claim 1 wherein the first dielectric layer comprises SiN.
  • 5. The field-effect transistor of claim 1 wherein the third dielectric layer comprises SiN having a thickness of 0.1 nm to 10 μm.
  • 6. The field-effect transistor of claim 1 wherein a threshold voltage of the second gate electrode has a range of less than or equal to 0 volts to greater than or equal to −50 volts.
  • 7. The field-effect transistor of claim 1 further comprising: an electrical connection between the second gate electrode and the source electrode.
  • 8. The field-effect transistor of claim 1 further comprising: an electrical connection between the second gate electrode and the first gate electrode.
  • 9. The field-effect transistor of claim 1 further comprising: a substrate comprising Si, Sapphire, SiC, GaN or AlN; anda III-nitride buffer layer coupled between the substrate and the channel layer.
  • 10. The field-effect transistor of claim 1 wherein the III-nitride barrier layer comprises AlGaN having a thickness of 1 nanometer (nm) to 20 nm.
  • 11. The field-effect transistor of claim 1 wherein the second gate electrode has a bias voltage different than a bias voltage for the first gate electrode.
  • 12. A field-effect transistor comprising: a III-nitride channel layer;a III-nitride barrier layer on the channel layer;a first dielectric layer on the barrier layer;a source electrode disposed on a first end of the field effect transistor;a drain electrode disposed on a second end of the field effect transistor opposite the first end;a first gate structure disposed between the source electrode and the drain electrode, the first gate structure extending through the barrier layer;a second gate structure disposed between the first gate structure and the drain electrode; anda second dielectric layer on the first dielectric layer, the second dielectric layer covering the first gate structure;wherein the second gate structure is on the first dielectric layer and extends through the second dielectric layer;wherein the first gate structure is a normally-off gate; andwherein the second gate structure is a normally-on gate.
  • 13. The field effect transistor of claim 12 wherein the first gate structure comprises: a first gate trench extending through the first dielectric layer, and through the barrier layer;a third dielectric on a bottom and walls of the first gate trench; anda first gate electrode on the second dielectric and filling the first gate trench.
  • 14. The field effect transistor of claim 12 wherein the second gate structure comprises: a second gate trench extending through the second dielectic layer; anda second gate electrode filling the second gate trench.
CROSS REFERENCE TO RELATED APPLICATIONS

This application relates to U.S. Pat. No. 8,530,978, issued Sep. 10, 2013, U.S. Pat. No. 8,853,709, issued Oct. 7, 2014, U.S. Pat. No. 8,941,118, issued Jan. 27, 2015, and U.S. patent application Ser. No. 14/290,029, filed May 29, 2014, and relates to and claims the benefit of priority from U.S. Provisional Patent Application 62/257,328, filed Nov. 19, 2015, which are incorporated herein by reference as though set forth in full.

US Referenced Citations (83)
Number Name Date Kind
3767981 Polata Oct 1973 A
5661318 Nashimoto Aug 1997 A
6215152 Hebert Apr 2001 B1
6423645 Wei et al. Jul 2002 B1
7045404 Sheppard et al. May 2006 B2
7304331 Saito et al. Dec 2007 B2
7555219 Cox et al. Jun 2009 B2
7573078 Wu et al. Aug 2009 B2
7622763 Suda et al. Nov 2009 B2
7671383 Hayashi et al. Mar 2010 B2
7728355 Beach et al. Jun 2010 B2
7800132 Smorchkova et al. Sep 2010 B2
8124505 Burnham et al. Feb 2012 B1
8169005 Wu et al. May 2012 B2
8237198 Wu et al. Aug 2012 B2
8530978 Chu et al. Sep 2013 B1
8592868 Heikman et al. Nov 2013 B2
8853709 Chu et al. Oct 2014 B2
8872233 Lim et al. Oct 2014 B2
8941118 Chu et al. Jan 2015 B1
9024357 Valeria et al. May 2015 B2
9059200 Chu et al. Jun 2015 B1
9337332 Chu et al. May 2016 B2
9508843 Lin Nov 2016 B2
20010023964 Wu et al. Sep 2001 A1
20030020092 Parikh et al. Jan 2003 A1
20030151093 Rumennik et al. Aug 2003 A1
20040061129 Saxler et al. Apr 2004 A1
20050056893 Hadizad Mar 2005 A1
20050098846 Nagaoka May 2005 A1
20050285189 Shibib et al. Dec 2005 A1
20060011915 Saito et al. Jan 2006 A1
20060017064 Saxler et al. Jan 2006 A1
20060060871 Beach Mar 2006 A1
20060108606 Saxler et al. May 2006 A1
20060194379 Suda et al. Aug 2006 A1
20060249750 Johnson et al. Nov 2006 A1
20070138551 Ko Jun 2007 A1
20070141823 Preble et al. Jun 2007 A1
20070164322 Smith et al. Jul 2007 A1
20070164326 Okamoto et al. Jul 2007 A1
20070194354 Wu et al. Aug 2007 A1
20070210332 Ueno et al. Sep 2007 A1
20070235775 Wu et al. Oct 2007 A1
20080121895 Sheppard et al. May 2008 A1
20080157121 Ohki Jul 2008 A1
20080237605 Murata et al. Oct 2008 A1
20080258243 Kuroda et al. Oct 2008 A1
20080261378 Yao et al. Oct 2008 A1
20080290371 Sheppard et al. Nov 2008 A1
20090008677 Kikkawa Jan 2009 A1
20090042345 Saxler et al. Feb 2009 A1
20090146186 Kub et al. Jun 2009 A1
20090315078 Parikh et al. Dec 2009 A1
20100025730 Heikman Feb 2010 A1
20100090251 Lorenz et al. Apr 2010 A1
20100155780 Machida et al. Jun 2010 A1
20100210080 Nomura et al. Aug 2010 A1
20110049526 Chu et al. Mar 2011 A1
20110127604 Sato Jun 2011 A1
20110133205 Nagahisa Jun 2011 A1
20110140172 Chu et al. Jun 2011 A1
20110297958 Kub et al. Dec 2011 A1
20120235160 Heikman et al. Sep 2012 A1
20120261720 Puglisi et al. Oct 2012 A1
20130001646 Corrion et al. Jan 2013 A1
20130026495 Chu et al. Jan 2013 A1
20130092947 Green et al. Apr 2013 A1
20130105812 Ishigaki May 2013 A1
20130181224 Lim et al. Jul 2013 A1
20130256699 Vielemeyer et al. Oct 2013 A1
20130264578 Mishra et al. Oct 2013 A1
20130306978 Chen et al. Nov 2013 A1
20130313609 Akutsu et al. Nov 2013 A1
20140092396 Hopp Apr 2014 A1
20140097433 Negoro Apr 2014 A1
20140151747 Jeon et al. Jun 2014 A1
20140159050 Yoon et al. Jun 2014 A1
20140191288 Kotani et al. Jul 2014 A1
20140264431 Lal Sep 2014 A1
20150048419 Okamoto et al. Feb 2015 A1
20150060946 Makiyama Mar 2015 A1
20150179741 Umeda et al. Jun 2015 A1
Foreign Referenced Citations (11)
Number Date Country
101180420 May 2008 CN
102171830 Aug 2011 CN
102184947 Sep 2011 CN
102881716 Jan 2013 CN
101752430 Jun 2016 CN
2008227501 Sep 2008 JP
2009099678 May 2009 JP
2012156164 Aug 2012 JP
2013140835 Jul 2013 JP
2007062589 Jun 2007 WO
2012172753 Dec 2012 WO
Non-Patent Literature Citations (71)
Entry
From PRC Application No. 201480052849.1, Office Action dated Dec. 28, 2017 and its machine English translation from Global Dossier.
From PCT/US2016/060863, International Preliminary Report on Patentability (IPRP; CH 2) dated Jan. 16, 2018.
From EPO Application No. 12819630.0, Office Action dated Oct. 31, 2017.
From PRC Application No. 201380079683.8, Office Action dated Jul. 26, 201.7 and its machine English translation from Global Dossier.
From EPO Application No. 13894581.1, EPO Supplementary Search Report with Search Opinion dated Apr. 24, 2017.
From EPO Application No. 14847483.6, EPO Supplementary Search Report with Search Opinion dated Apr. 28, 2017.
Puneet Srivastava et al: “Silicon Substrate Engineered High-Voltage High-Temperature GaN-DHFETs”, IEEE Transactions on Electron Devices. vol. 60, No. 7, Jul. 2013, pp. 2217-2223.
From Chinese Application No. 201380079683.8, Office Action dated Nov. 30, 2016 and its English translation provided by Chinese associate.
From U.S. Appl. No. 14/838,958 (unpublished; non-publication requested), Final Rejection dated Dec. 1, 2016.
From PCT/US2016/060863, International Search Report and Written Opinion dated Mar. 20, 2017.
From U.S. Appl. No. 14/838,958 (unpublished), Notice of Allowance dated Feb. 27, 2017.
U.S. Appl. No. 14/838,958, Chu et al., filed Aug. 28, 2015.
Ambacher, O. et al., “Two-Dimensional Electron Gases Induced by Spontaneous and Piezoelectric Polarization Charges in N- and Ga-face AlGaN/GaN Heterostructures,” Journal of Applied Physics, vol. 85, No. 6, pp. 3222-3233, (Mar. 15, 1999).
Burnham, Shawn D. et al., “Gate-Recessed Normally-Off GaN-on-Si HEMT Using a New O2—BCl3 Digital Etching Technique,” Physica Status Solidi C7, (ICNS-8), vol. 7, No. 7-8, pp. 2010-2012, (2010).
Buttari D. et al., “Digital Etching for Highly Reproducible Low Damage Gate Recessing on AlGaN/GaN HEMTs,” Proceedings, IEEE Lester Eastman Conference, High Performance Devices, pp. 461-469, (Aug. 6-8, 2002).
Buttari D. et al., “Origin of Etch Delay Time in C12 Dry Etching of AlGaN/GaN Structures,” Applied Physics Letters, vol. 83, No. 23, pp. 4779-4781, (Dec. 8, 2003).
Buttari D. et al., “Selective Dry Etching of GaN OVER AlGaN in BCl3/SF6 Mixtures,” Proceedings, IEEE Lester Eastman Conference, High Performance Devices, vol. 14, No. 3, pp. 132-137, (Aug. 2004).
Cai, Yong et al., “High-Performance Enhancement-Mode AlGaN/GaN HEMTs Using Fluoride-Based Plasma Treatment,” IEEE Electron Device Letters, vol. 26, No. 7, pp. 435-437, (Jul. 2005).
Chen, T. et al., “AlGaN/GaN MIS HEMT with ALD Dielectric,” Digest of CS MANTECH Conference, pp. 227-230, (Apr. 24-27, 2006).
DeSalvo, Gregory C. et al., “Wet Chemical Digital Etching of GaAs at Room Temperature,” Journal of the Electrochemical Society, vol. 143, No. 11, pp. 3652-3656, (Nov. 1996).
Dora, A. Chakraborty, L. McCarthy, S. Keller, S. P. Denbaars, and U.K. Mishra,“High Breakdown Voltage Achieved on AlGaN/GaN HEMTs with Integrated Slant Field Plates”, IEEE Electron Dev. Lett., vol. 27, No. 9, Sep. 2006.
Hahn et al., “p-Channel Enhancement and Depletion Mode GaN-Based HFETs with Quaternary Backbarriers,” IEEE Transaction on Electron Devices, vol. 60, No. 10, pp. 3005-3011, (Oct. 2013).
Harris H. et al., “Plasma Enhanced Metalorganic Chemical Vapor Deposition of Amorphous Aluminum Nitrade,” Journal of Applied Physics, American Institute of Physics, vol. 90, No. 11, pp. 5825-5831, (Dec. 1, 2011).
Hashizume, T. et al., “Capacitance-Voltage Characterization of AlN/GaN Metal-Insulator-Semiconductor Structures Grown on Sapphire Substrate by Metalorganic Chemical Vapor Deposition,” Journal of Applied Physics, vol. 88, No. 4, pp. 1983-1986, (Aug. 15, 2000).
Keogh, David et al., “Digital Etching of III-N Materials Using a Two-Step Ar/KOH Technique,” Journal of Electronic Materials, vol. 35, No. 4, pp. 771-776, (2006).
Khan, M. Asif et al., “Enhancement and Depletion Mode GaN/AlGaN Heterostructure Field Effect Transistors,” Applied Physics Letters, vol. 68, No. 4, pp. 514-516, (Jan. 22, 1996).
Lanford, W. B. et al., “Recessed-gate enhancement-mode GaN HEMT with high threshold voltage,” Electronics Letters, vol. 41, No. 7, pp. 449-450, (Mar. 31, 2005).
Li, G. et al., “Polarization-Induced GaN-on-Insulator E/D Mode p-Channel Heterostructure FETs,” IEEE Electron Device Letters, vol. 34, No. 7, pp. 852-854, (Jul. 2013).
Ludviksson, Audunn et al., “Atomic Layer Etching Chemistry of Cl2 on GaAs(100),” Surface Science, vol. 277, pp. 282-300, (1992).
Maher, H. et al., “Smooth Wet Etching by Ultraviolet-Assisted Photoetching and Its Application to the Fabrication of AlGaN/GaN Heterostructure Field-Effect Transistors,” Applied Physics Letters, vol. 77, No. 23, pp. 3833-3835, (Dec. 4, 2000).
Moon, Jeong S. et al., “Submicron Enhancement-mode AlGaN/GaN HEMTs,” Device Research Conference, 60th DRC. Conference Digest, pp. 23-24, (2002).
Okamoto Y. et al., “179 W Recessed-Gate AlGaN/GaN Heterojunction FET with Field-Modulating Plate,” Electronics Letters, vol. 40, No. 10, (May 13, 2004).
Parish, G. et al., “Simple Wet Etching of GaN,” Proceedings of SPIE, Device and Process Technologies for MEMS and Microelectronics II, vol. 4592, pp. 104-110, (2001).
Pei, Z. Chen, D. Brown, S. Keller, S. P. Denbaars, and U.K. Mishra, “Deep-Submicrometer AlGaN/GaN HEMTs With Slant Field Plates”, IEEE Electron Dev. Lett., vol. 30, No. 4, Apr. 2009.
Shatalov, M. et al., “GaN/AlGaN p-Channel Inverted Heterostructure JFET,” IEEE Electron Device Letters, vol. 23, No. 8, pp. 452-454, (Aug. 2002).
Xing, Y. Dora, A. Chini, S. Heikman, S. Keller, and U.k. Mishra, “High breakdown voltage AlGaN—GaN HEMTs Achieved by Multiple Field Plates,” IEEE Electron Dev. Lett., vol. 25, No. 4, Apr. 2004.
Zimmermann, T. et al., “P-Channel InGaN HFET Structure Based on Polarization Doping,” IEEE Electron Device Letters, vol. 25, No. 7, pp. 450-452, (Jul. 2004).
From Chinese Application No. 2012800379093, Office Action dated Feb. 2, 2016 and its English translation provided by Chinese associate.
From Chinese Application No. 201280059254, Office Action dated Apr. 29, 2016 and its English translation provided by Chinese associate.
From European Patent Application No. 12819630.0 EPO, Extended Search Report with Search Opinion dated Mar. 6, 2015.
From PCT/US2012/038013, Chapter I, International Preliminary Report on Patentability (IPRP) dated Jun. 10, 2014.
From PCT/US2012/038013, PCT International Search Report and Written Opinion dated Feb. 21, 2013.
From PCT/US2012/043114, Chapter II International Preliminary Report on Patentability (IPRP) dated Jul. 3, 2013.
From PCT/US2012/043114, International Search Report and Written Opinion dated Dec. 26, 2012.
From PCT/US2013/062750, Chapter II International Preliminary Report on Patentability (IPRP) dated Aug. 25, 2015.
From PCT/US2013/062750, International Search Report and Written Opinion dated Jun. 26, 2014.
From PCT/US2014/055881, Chapter I, International Preliminary Report on Patentability (IPRP) dated Apr. 14, 2016.
From PCT/US2014/055881, International Search Report and Written Opinion dated Dec. 22, 2014.
From U.S. Appl. No. 12/909,497 (now U.S. Pat. No. 8,124,505), Notice of Allowance dated Nov. 10, 2011.
From U.S. Appl. No. 12/909,497 (now U.S. Pat. No. 8,124,505), Notice of Allowance dated Oct. 24, 2011.
From U.S. Appl. No. 12/909,497 (now U.S. Pat. No. 8,124,505), Non-Final Rejection dated May 31, 2011.
From U.S. Appl. No. 13/312,406 (now U.S. Pat. No. 8,530,978), Notice of Allowance dated Dec. 27, 2012.
From U.S. Appl. No. 13/312,406 (now U.S. Pat. No. 8,530,978), Notice of Allowance dated May 23, 2013.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Advisory Action dated Sep. 6, 2013.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Final Rejection dated Jul. 12, 2013.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Non-Final Rejection dated Apr. 3, 2013.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Non-Final Rejection dated Apr. 14, 2014.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Notice of Allowance dated Aug. 12, 2014.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Notice of Allowance dated Jun. 6, 2014.
From U.S. Appl. No. 13/456,039 (now U.S. Pat. No. 8,853,709), Rejection/Election dated Mar. 22, 2013.
From U.S. Appl. No. 14/041,667 (now U.S. Pat. No. 8,941,118), Notice of Allowance dated Sep. 19, 2014.
From U.S. Appl. No. 14/290,029 (now U.S. Pat. No. 9,337,332), Final Rejection dated Oct. 22, 2015.
From U.S. Appl. No. 14/290,029 (now U.S. Pat. No. 9,337,332), Non-Final Rejection dated Apr. 24, 2015.
From U.S. Appl. No. 14/290,029 (now U.S. Pat. No. 9,337,332), Notice of Allowance dated Jan. 14, 2016.
From U.S. Appl. No. 14/469,187 (now U.S. Pat. No. 9,059,200), Non-Final Rejection dated Nov. 25, 2014.
From U.S. Appl. No. 14/469,187 (now U.S. Pat. No. 9,059,200), Notice of Allowance dated Feb. 13, 2015.
From U.S. Appl. No. 14/469,187 (now U.S. Pat. No. 9,059,200), Notice of Allowance dated May 11, 2015.
From U.S. Appl. No. 14/838,958 (unpublished; non-publication requested), Non-Final Rejection dated May 19, 2016.
Office Action from European Patent Application No. 12819630.0 dated Oct. 24, 2018.
Office Action from European Patent Application No. 13894581.1 dated Oct. 26, 2018.
Office Action from European Patent Application No. 14847483.6 dated Oct. 30, 2018.
Related Publications (1)
Number Date Country
20170148912 A1 May 2017 US
Provisional Applications (1)
Number Date Country
62257328 Nov 2015 US