Claims
- 1. A semiconductor wafer comprising:a plurality of semiconductor integrated circuits separated by a plurality of scribe lines; and a plurality of dummy features formed in one of said scribe lines wherein said dummy features have a structure which improves a chemical mechanical polishing process of a thin film formed over said semiconductor wafer and wherein said dummy features in said scribe line create a feature density in said scribe line which is substantially similar to the feature density in the portion of the semiconductor integrated circuit adjacent to said scribe line.
- 2. The semiconductor wafer of claim 1 wherein said density of dummy features in said scribe line is within ±10% of the density of features in the portion of the integrated circuit adjacent to said scribe line.
- 3. The semiconductor wafer of claim 1 wherein said plurality of integrated circuits each contain a plurality of features in a portion of said integrated circuits adjacent to said scribe lines, wherein said features in the portion of the integrated circuit adjacent to said scribe line comprise a bond pad and dummy features.
- 4. The semiconductor wafer of claim 1 further comprising an insulating film formed between said dummy features in said scribe line, wherein the top surface of said insulating film is substantially planar with the top surface of said dummy features.
- 5. The semiconductor wafer of claim 1, wherein the size spacing and density of said dummy features is similar to the size, spacing and density of features in the portion of the integrated circuit adjacent to said scribe line.
- 6. The semiconductor wafer of claim 1 wherein said plurality of dummy features have a width, spacing and pitch which is similar to width, spacing and pitch of features in a portion the integrated circuit adjacent to said scribe line.
- 7. The semiconductor wafer of claim 1 wherein said dummy features comprise a material selected from the group consisting of a metal and silicon.
- 8. The semiconductor wafer of claim 1 wherein said thin film is selected from the group consisting of a dielectric and a metal.
- 9. A semiconductor wafer comprising:a plurality of semiconductor integrated circuits separated by a plurality of scribe lines; and a plurality of dummy features formed in one of said scribe lines, wherein said dummy features in said scribe line create a feature density in said scribe line which improves a chemical mechanical polishing process of a thin film formed over said semiconductor wafer and wherein said plurality of dummy features have a width, spacing and pitch which is similar to width, spacing and pitch of features in a portion the integrated circuit adjacent to said scribe line.
- 10. The semiconductor wafer of claim 9 wherein said dummy features in said scribe line create a feature density in said scribe line which is substantially similar to the feature density in the portion of the semiconductor integrated circuit adjacent to said scribe line.
- 11. The semiconductor wafer of claim 9 wherein said density of dummy features in said scribe line is within ±10% of the density of features in the portion of the integrated circuit adjacent to said scribe line.
- 12. The semiconductor wafer of claim 9 wherein said plurality of integrated circuits each contain a plurality of features in a portion of said integrated circuits adjacent to said scribe lines, wherein said features in the portion of the integrated circuit adjacent to said scribe line comprise a bond pad and dummy features.
- 13. The semiconductor wafer of claim 9 further comprising an insulating film formed between said dummy features in said scribe line, wherein the top surface of said insulating film is substantially planar with the top surface of said dummy features.
- 14. The semiconductor wafer of claim 9 wherein the side spacing and density of said dummy features is similar to the size, spacing and size, density of features in the portion of the integrated circuit adjacent to said scribe line.
- 15. The semiconductor wafer of claim 9 wherein said dummy features comprise a material selected from the group consisting of a metal and silicon.
- 16. The semiconductor wafer of claim 9 wherein said thin film is selected from the group consisting of a dielectric and a metal.
- 17. A semiconductor wafer comprising:a plurality of semiconductor integrated circuits separated by a plurality of scribe lines; and a plurality of dummy features formed in one of said scribe lines, wherein said dummy features are located and sized to create a structure which enables the uniform polishing of a thin film formed over said semiconductor wafer and wherein said dummy features in said scribe line create a feature density in said scribe line which is substantially similar to the feature density in the portion of the semiconductor integrated circuit adjacent to said scribe line.
- 18. The semiconductor wafer of claims 17 wherein said plurality of dummy features have a width, spacing and pitch which is similar to width, spacing and pitch of features in the portion the integrated circuit adjacent to said scribe line.
Parent Case Info
This is a Divisional Application of Ser. No.: 09/775,761 filed Feb. 2, 2001 , now U.S. Pat. No. 6,486,066.
US Referenced Citations (18)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0073486 |
Aug 1982 |
EP |
0395886 |
Mar 1990 |
EP |
60-119749 |
Jun 1985 |
JP |
11-251531 |
Sep 1999 |
JP |
Non-Patent Literature Citations (3)
Entry |
Yoichi Akasaka “Three Dimensional Integrated Circuit: Technology and Application Prospect”, Microelectronics Journal, vol. 20, Nos 1-2, 1989. |
Yoichi Akasaka “Three Dimensional IC Trends”, Proceedings of the IEEE, vol. 74, No. 12, Dec. 1986. |
“Exotic Memories Diverse Approaches” EDN Asia Magazine, Sep. 2001. |