This application is a divisional of U.S. patent application Ser. No. 09/007,904, filed on Jan. 15, 1998, which has been allowed.
Number | Name | Date | Kind |
---|---|---|---|
4481283 | Kerr et al. | Nov 1984 | |
4959705 | Lemnios et al. | Sep 1990 | |
5065273 | Rajeevakumar | Nov 1991 | |
5262354 | Cote et al. | Nov 1993 | |
5322812 | Dixit et al. | Jun 1994 | |
5396094 | Matsuo | Mar 1995 | |
5406447 | Miyazaki | Apr 1995 | |
5459100 | Choi | Oct 1995 | |
5479316 | Smrtic et al. | Dec 1995 | |
5502000 | Look et al. | Mar 1996 | |
5576240 | Radosevich et al. | Nov 1996 | |
5602053 | Zheng et al. | Feb 1997 | |
5858833 | Lee et al. | Jan 1999 | |
5858834 | Hirota et al. | Jan 1999 | |
5861676 | Yen | Jan 1999 |
Number | Date | Country |
---|---|---|
463741A2 | May 1991 | EPX |
406053408 | Feb 1994 | JPX |
409116247A | May 1997 | JPX |
Entry |
---|
Vertical Capacitor VLSI Structure for High Voltage Applications; IBM Technical Disclosure Bulletin, vol. 32 (7), 37-41 (1989). |
J.H. Ha et al., Reduction of Loading Effect by Tungsten Etchback in a Magnetically Enhanced Reactive Ion Etcher, IEEE Transactions on Semiconductor Mfg., vol. 9 (2), 289-91 (1996). |
C. Hu, Interconnect Devices for Field Programmable Gate Array, IEDM, 591-94 (1994). |
S. Chiang et al, Antifuse Structure for Field Programmable Gate Arrays, IEDM, 611-14 (1992). |
K.E. Gordon et al., Conducting Filament of the Programmed Metal Electrode Amorphous Silicon Antifuse, IEDM, 27-30 (1993). |
Appln No. 08/752,137, filed Nov. 19, 1996, entitled: "Advance Damascene Planar Stack Capacitor Fabrication Method," IBM Docket #HQ9-96-013. |
Number | Date | Country | |
---|---|---|---|
Parent | 007904 | Jan 1998 |