Claims
- 1. A method of forming a damascene structure in a semiconductor device, comprising the steps of:
forming a first low k dielectric layer; depositing an imageable layer on the first low k dielectric layer; patterning the first imageable layer to create a pattern with an opening in the imageable layer; incorporating silicon in the pattern of the first imageable layer; converting at least a portion of the first imageable layer with incorporated silicon into a hard mask positioned to protect the first low k dielectric layer; and etching the first low k dielectric layer through the opening, the hard mask protecting the first low k dielectric layer from being etched except through the opening.
- 2. The method of claim 1, wherein the step of incorporating silicon includes performing liquid silylation on the first imageable layer.
- 3. The method of claim 2, wherein about 10% to about 30% silicon by weight is incorporated into the first imageable layer.
- 4. The method of claim 3, wherein the step of etching the first low k dielectric layer includes exposing the silylated first imageable layer and the first low k dielectric layer exposed through the opening in the first imageable layer to oxygen, to thereby simultaneously etch the first low k dielectric layer and transform at least some of the first imageable layer into silicon dioxide.
- 5. The method of claim 4, wherein the step of etching the first low k dielectric layer includes etching a via hole in the first low k dielectric layer.
- 6. The method of claim 5, further comprising the steps of:
filling the via hole with conductive material; forming a second low k dielectric layer on the first imageable layer and the conductive material in the via hole; depositing a second imageable layer on the second low k dielectric layer; patterning the second low k dielectric layer to create a trench opining in the second imageable layer; incorporating silicon in the pattern of the second imageable layer; converting at least a portion of the second imageable layer with incorporated silicon into a second hard mask layer positioned to protect the second low k dielectric layer; and etching the second low k dielectric layer through the opening.
- 7. The method of claim 1, wherein the first and second imageable layers are each between about 50 nm to 400 nm thick.
- 8. The method of claim 7, wherein the first and second imageable layers are each between about 50 and 400 nm thick.
- 9. The method of claim 1, wherein at least one of the first and second imageable layers comprises an alicyclic polymer.
- 10. The method of claim 10, wherein the alicyclic polymer is contained in maleic anhydride.
- 11. A method of forming a dual damascene structure in a semiconductor device, comprising the steps of:
depositing a first imageable layer on a first low k dielectric layer; patterning the first imageable layer to create a via opening in the first imageable layer; incorporating silicon into the first imageable layer; forming a second low k dielectric layer on the first imageable layer; depositing a second imageable layer on the second low k dielectric layer; patterning the second imageable layer to create a trench opening in the second imageable layer, with at least a portion of the trench opening overlaying the via opening; incorporating silicon into the second imageable layer; and etching the first and second low k dielectric layers through the trench opening and the via opening, wherein the etching transforms the second imageable layer and portions of the first imageable layer exposed by the trench opening into hard mask regions.
- 12. The method of claim 11, wherein the first and second imageable layers comprise a photoresist containing maleic anhydride.
- 13. The method of claim 12, wherein the steps of incorporating silicon into the first and second imageable layers includes liquid silylating the first and second imageable layers.
- 14. The method of claim 13, wherein the step of etching the first and second low k dielectric layers includes exposing the silylated first and second imageable layers and the second and first low k dielectric layers exposed through the trench opening and the via opening to an oxygen plasma, to thereby etch the first and second low k dielectric layers and simultaneously transform at least some of the first and second imageable layers into silicon dioxide forming the hard mask-regions.
- 15. The method of claim 14, wherein about 10% to about 30% silicon by weight is incorporated into the first and second imageable layers.
- 16. The method of claim 15, wherein the first and second imageable layers are each between about 50 nm to about 400 nm thick.
- 17. The method of claim 16, wherein the first and second imageable layers are each about 250 nm thick.
- 18. The method of claim 13, wherein at least one of the first and second imageable layers comprises an alicyclic polymer.
- 19. The method of claim 18, wherein the alicyclic polymer is contained in maleic anhydride.
- 20. An interconnect arrangement in a semiconductor device, comprising:
a first low k dielectric layer; a first alicyclic polymer on the first low k dielectric layer, the first alicyclic polymer layer having a hard mask region; a via formed in the first low k dielectric layer and the hard mask region in the alicyclic polymer layer; a second low k dielectric layer on the first alicyclic polymer layer; a second alicyclic polymer layer on the second low k dielectric layer, the second alicyclic polymer layer having a hard mask region; and a trench formed in the second low k dielectric layer and the hard mask region in the second alicyclic polymer layer.
RELATED APPLICATIONS
[0001] This application contains subject matter similar to that disclosed in U.S. application Ser. No. 09/143,105, filed on Aug. 28, 1998.