The invention relates to semiconductor processing, and more particularly to integration of a ruthenium barrier film into copper metallization structures, including interconnect structures for integrated circuits.
An integrated circuit contains various semiconductor devices and a plurality of conducting metal paths that provide electrical power to the semiconductor devices and allow these semiconductor devices to share and exchange information. Within an integrated circuit, metal layers are stacked on top of one another using intermetal or interlayer dielectric layers that insulate the metal layers from each other. Normally, each metal layer must form an electrical contact to at least one additional metal layer. Such electrical contact is achieved by etching a hole (i.e., a via) in the interlayer dielectric that separates the metal layers, and filling the resulting via with a metal to create an interconnect. Metal layers typically occupy etched pathways in the interlayer dielectric. A “via” normally refers to any micro-feature opening such as a hole, line or other similar feature formed within a dielectric layer that provides an electrical connection through the dielectric layer to a conductive layer underlying the dielectric layer. Similarly, micro-features containing metal layers connecting two or more vias are normally referred to as trenches.
A long-recognized objective in the constant advancement of integrated circuit (IC) technology is the scaling down of IC dimensions. Such scale down of IC dimensions reduces area capacitance and is critical to obtaining higher speed performance of ICs. Moreover, reducing the area of an IC die leads to higher yield in IC fabrication. These advances are driving forces to constantly scale down IC dimensions. An increase in device performance is normally accompanied by a decrease in device area or an increase in device density. An increase in device density requires a decrease in via dimensions used to form interconnects, including a larger aspect ratio (i.e., depth to width ratio). As the minimum feature dimensions on patterned substrates (wafers) steadily decreases, several consequences of this downward scaling are becoming apparent. As the width of metal lines are scaled down to smaller submicron and even nanometer (nm=10−9 m) dimensions, electromigration failure, which may lead to open and extruded metal lines, is now a well recognized problem. Moreover, as dimensions of metal lines further decrease, metal line resistivity increases substantially, and this increase in line resistivity may adversely affect circuit performance.
The introduction of copper (Cu) metal into multilayer metallization schemes for manufacturing integrated circuits is enabled by the damascene Cu plating process and is now extensively used by manufacturers of advanced microprocessors and application-specific circuits. However, Cu cannot be put in direct contact with dielectric materials since Cu has poor adhesion to the dielectric materials and Cu is known to easily diffuse into common integrated circuit materials such as silicon and dielectric materials where Cu is a mid-bandgap impurity. Furthermore, oxygen can diffuse from an oxygen-containing dielectric material into Cu, thereby decreasing the electrical conductivity of the Cu metal. Therefore, a diffusion barrier material is formed on dielectric materials and other materials in the integrated circuits to surround the Cu and prevent diffusion of the Cu into the integrated circuit materials.
A tantalum nitride/tantalum (TaN/Ta) bilayer is commonly used as a diffusion barrier/adhesion layer for Cu metallization since the TaN barrier layer adheres well to oxides and provides a good barrier to Cu diffusion and the Ta adhesion layer wets well to both TaN on which it is formed and to the Cu metal formed over it. However, TaN has high electrical resistivity and Ta is normally deposited by sputtering or plasma processing methods, which are unable to provide conformal coverage over high aspect ratio micro-features.
As the line width of interconnect structures is continually decreased, the thickness of the diffusion barrier/adhesion layer needs to be reduced to minimize the volume of the diffusion barrier/adhesion layer within a micro-feature opening containing the bulk Cu metal fill. Minimizing the volume of the diffusion barrier/adhesion layer in turn maximizes the volume of the bulk Cu metal fill. As is known to one of ordinary skill in the art, diffusion barrier materials generally have higher electrical resistivity than the bulk Cu metal fill. Therefore, maximizing the volume of the bulk Cu metal fill and minimizing the volume of the diffusion barrier/adhesion layer results in minimizing the electrical resistivity of the interconnect structure.
Ruthenium (Ru) metal has been suggested to replace the TaN/Ta bilayer layer since, unlike Ta, it may be conformally deposited and adheres well to Cu. However, thin conformal Ru barrier films with a thickness of only a few nanometers, have not shown acceptable barrier properties against Cu diffusion. Therefore, new processing methods are needed for integrating thin Ru films with good barrier properties into Cu metallization.
A method is provided for integrating a Ru barrier film with good barrier properties into Cu metallization, for example, for interconnect structures in integrated circuits. Embodiments of the invention describe the use of a tantalum-containing (Ta-containing), titanium-containing (Ti-containing), or tungsten-containing (W-containing) seed layer located between a substrate and a Ru barrier film to improve the barrier properties of the Ru barrier film. Embodiments of the invention provide a Ru barrier film with a thickness less than about 10 nm.
According to one embodiment of the invention, the method includes exposing a substrate to a Ta-, Ti-, or W-containing precursor at a substrate temperature below the thermal decomposition temperature of the precursor on the substrate to form a chemisorbed seed layer of partially decomposed Ta-, Ti-, or W-containing precursor on the substrate, depositing a Ru barrier film on the chemisorbed seed layer; and forming bulk Cu metal on the Ru barrier film.
According to another embodiment of the invention, a method is provided for forming an interconnect structure. The method includes providing a substrate containing a micro-feature opening formed within a dielectric material, where the micro-feature opening comprises a via, a trench, or a combination thereof, and exposing the substrate to a Ta(NMe2)3(NCMe2Et) (TAIMATA) precursor at a substrate temperature below about 250° C. to form a chemisorbed seed layer of partially decomposed TAIMATA on the substrate. The method further includes depositing a Ru barrier film on the chemisorbed seed layer by exposure to a Ru3(CO)12 and CO carrier gas, sputter depositing a Cu seed layer on the Ru barrier film, and filling the micro-feature opening with bulk Cu metal by a Cu plating process. According to one embodiment, the chemisorbed seed layer and the Ru barrier film are at least partially removed from a bottom of the micro-feature prior to the sputter depositing.
According to one embodiment, an interconnect structure is provided. The interconnect structure includes a substrate containing a micro-feature opening formed within a dielectric material, a Ta-, Ti-, or W-containing seed layer of a partially decomposed Ta-, Ti-, or W-containing precursor in the micro-feature opening, a Ru barrier film on the seed layer; and bulk Cu metal filling the micro-feature opening.
In the drawings:
Embodiments of the invention provide a method for integrating thin Ru films with good barrier properties into Cu metallization structures, for example interconnect structures for integrated circuits. The Ru barrier films may replace the conventional TaN/Ta bilayer structure while providing better film uniformity inside micro-features and reduced film thickness, thereby maximizing the volume of the bulk Cu metal fill in the interconnect structure and minimizing the electrical resistivity of the integrated circuit.
The current inventors have recognized that an ultra-thin seed layer formed between a substrate and a Ru barrier film greatly improves the diffusion barrier properties of the Ru barrier film. According to embodiments of the invention, the seed layer contains a chemisorbed layer of partially decomposed Ta-, Ti-, or W-containing precursor on a substrate, and a Ru barrier film with a thickness of less than about 10 nm is deposited on the seed layer. Many current and future interconnect structures require diffusion barrier films to have a thickness less than about 10 nm, for example less than about 5 nm, or less than about 3 nm, in order to maximize the volume of a bulk Cu metal fill in a micro-feature.
As is well known to those skilled in the art, chemisorption refers to formation of a chemical bond between a precursor (e.g., a Ta-, Ti-, or W-containing precursor) and a substrate upon exposure of the precursor to the substrate. Chemisorption is often associated with a partially decomposed precursor adsorbed on a substrate, where an intra-molecular precursor bond is broken and becomes available for chemical bonding to the substrate. Chemisorption is different from physisorption, which refers to the weakest form of adsorption resulting from purely physical attraction (van der Waals force) between a precursor and the substrate, without a chemical bond being formed between the precursor and the substrate.
According to embodiments of the invention, the thermal decomposition temperature of a Ta-, Ti-, or W-containing precursor may be determined by experimentation or obtained from the literature. In one example, the Ta-containing precursor may include Ta(NMe2)3(NCMe2Et) (TAIMATA). The thermal decomposition temperature of TAIMATA has previously been determined to be about 250° C. Below about 250° C., exposure of a substrate to TAIMATA forms seed layer 12 in a self-limiting process, where the substrate surface becomes saturated with partially decomposed precursor. Such a self-limiting process is commonly used to deposit material in atomic layer deposition (ALD) processing, where a first reactant and a second reactant are alternately and sequentially exposed to a substrate. Above about 250° C., continuous exposure to TAIMATA forms a Ta-containing film in a chemical vapor deposition (CVD) mode where the film thickness is proportional to exposure time.
A wide variety of Ta-, Ti-, or W-containing precursors may be utilized for depositing the seed layer 12. In addition to TAIMATA, other examples of Ta-containing precursors containing “Ta—N” intra-molecular bonds include Ta(NEt2)5 (PDEAT), Ta(NMe2)5 (PDMAT), Ta(NEtMe)5 (PEMAT), (tBuN)Ta(NMe2)3 (TBTDMT), (tBuN)Ta(NEt2)3 (TBTDET), (tBuN)Ta(NEtMe)3 (TBTEMT), and (iPrN)Ta(NEt2)3 (IPTDET). Other examples of Ta-containing precursors contain “Ta—C” intra-molecular bonds, for example Ta(η5-C5H5)2H3, Ta(CH2)(CH3)(η5-C5H5)2, Ta(η3-C3H5) (η5-C5H5)2, Ta(CH3)3(η5-C5H5)2, Ta(CH3)4(η5 -C5(CH3)5), or Ta(η5-C5(CH3)5)2H3. Other Ta-containing precursors contain “Ta—O” intra-molecular bonds, for example Ta2(OEt)10 and (Me2NCH2CH2O)Ta(OEt)4. TaCl5 and TaF5 are examples of tantalum halide precursors containing “Ta-halogen” bonds.
Representative examples of Ti-containing precursors having “Ti—N” intra-molecular bonds include Ti(NEt2)4 (TDEAT), Ti(NMeEt)4 (TEMAT), Ti(NMe2)4 (TDMAT). Representative examples of Ti-containing precursors containing “Ti—C” intra-molecular bonds include Ti(COCH3)(η5-C5H5)2Cl, Ti(η5-C5H5)Cl2, Ti5-C5H5)Cl3, Ti(η5-C5H5)2Cl2, Ti(η5-C5(CH3)5)Cl3, Ti(CH3)(η5-C5H5)2Cl, Ti(η5-C9H7)2Cl2, Ti((η5-C5(CH3)5)2Cl, Ti((η5-C5(CH3)5)2Cl2, Ti(η5-C5H5)2(μ-Cl)2, Ti(η5-C5H5)2(CO)2, Ti(CH3)3(η5-C5H5), Ti(CH3)2(η5-C5H5)2, Ti(CH3)8-C8H8), Ti(C5H5)2(η5-C5H5)2, Ti((C5H5)2)2(η-H)2, Ti(η5-C5(CH3)5)2, Ti(η5-C5(CH3)5)2(H)2, and Ti(CH3)2(η5-C5(CH3)5)2. TiCl4 is an example of a titanium halide precursor containing a “Ti-halogen” bond.
Representative examples of tungsten-containing (W-containing) precursors include W(CO)6, which contains a “W—C” intra-molecular bond, and WF6, which contains a “W-halogen” intra-molecular bond.
According to one embodiment of the invention, steps 202 and 204 may be performed at the same or similar substrate temperature. In one example, a Ta-containing seed layer 12 may formed on the substrate 10 at a substrate temperature of about 180° C. by exposure of TAIMATA to the substrate 10, and the Ru barrier film 14 may be formed on the seed layer 12 by exposure of a Ru3(CO)12 precursor and a CO carrier gas at the same or similar substrate temperature.
According to one embodiment of the invention, the deposited Ru barrier film 14 may be heat treated at a temperature between about 100° C. and about 400° C. During the heat treating, the Ru barrier film 14 may be exposed to an inert gas, H2, or a combination of an inert gas and H2. The inert gas can, for example, be selected from a noble gas such as Ar and N2. An exemplary combination includes 10:1 H2:Ar. Exemplary heat treatments of the Ru barrier film 14 include gas pressure of 3 Torr and process time of 30 minutes, but embodiments of the invention are not limited by these processing conditions as other heat treating conditions may be utilized. For example, the gas pressure can be between about 1 Torr and about 760 Torr, or between about 10 Torr and about 100 Torr.
According to one embodiment of the invention, the bulk Cu metal 18 may be heat treated in step 210 at a temperature between about 100° C. and about 400° C. following the Cu plating process. During the heat treating, the bulk Cu metal 18 may be exposed to H2 or a combination of an inert gas and H2. The inert gas can, for example, be selected from a noble gas such as Ar and N2. A combination of the inert gas and H2 can, for example, include forming gas, which commonly contains 1-10% H2, balance N2. Exemplary heat treatments of the bulk Cu metal 18 include gas pressure of 650 Torr and process time of 30 minutes, but embodiments of the invention are not limited by these heat treating conditions as other processing conditions may be utilized. For example, the gas pressure can be between about 1 Torr and about 760 Torr, or between about 10 Torr and about 100 Torr.
According to an embodiment of the invention, the Ru barrier film 14, the bulk Cu metal 18, or both the Ru barrier film 14 and the bulk Cu metal 18 may be heat treated in separate steps as described above. The heat treating steps may use the same or similar temperatures and gaseous environments, for example temperatures between about 100° C. and 400° C. and forming gas environments.
Still referring to
In
The results in
According to an embodiment of the invention, the micro-feature opening 124 can be a via having an aspect ratio (depth/width) greater than or equal to about 2:1, for example 3:1, 4:1, 5:1, 6:1, 12:1, 15:1, or higher. The via can have widths of about 200 nm or less, for example 150 nm, 90 nm, 64 nm, 44 nm, 32 nm, 20 nm, or lower. However, embodiments of the invention are not limited to these aspect ratios or via widths, as other aspect ratios and via widths may be utilized.
In
In
In
In
According to another embodiment of the invention, the Ru barrier film 128 and the seed layer 126 at the bottom of the micro-feature opening 127 depicted in
An exemplary micro-feature opening 124 was illustrated and described above in
Although only certain exemplary embodiments of this invention have been described in detail above, those skilled in the art will readily appreciate that many modifications are possible in the exemplary embodiments without materially departing from the novel teachings and advantages of this invention. Accordingly, all such modifications are intended to be included within the scope of this invention.
It should be apparent from the discussion above, embodiments of the invention can provide structures containing a Ta-, Ti-, or W-containing seed layer on a substrate and a thin Ru barrier film that provides good barrier properties for Cu metallization. Furthermore, the Ta-, Ti-, or W-containing seed layers and Ru films may be conformally deposited to meet current and future requirements of high aspect ratio structures in integrated circuits.