Claims
- 1. A layout structure for a main bridge chip on a motherboard for providing a stable power source to the main bridge chip substrate and the motherboard, the layout structure comprising:
a plurality of reference bonding pads; a plurality of decoupling capacitors, wherein each of the decoupling capacitors is coupled with at least one of the reference bonding pads; and a plurality of operation working connection regions, wherein each of the operation working connection regions further comprises at least one power layout layer, wherein the power layout layer at least comprises a power bonding pad, which is coupled with at least one of the decoupling capacitors.
- 2. A layout structure according to claim 1, wherein the power layout layer comprises:
at least one power path, wherein each of the power bonding pads include a power bonding pad, which is coupled with at least one of the decoupling capacitors; and a power ring which is coupled with the power path, wherein each the power ring includes at least a power bonding pad that is coupled with at least one of the decoupling capacitors.
- 3. A layout structure according to claim 2, wherein each of the reference bonding pads connected through the decoupling capacitors to the power bonding pads is a closest one of the reference bonding pads on a side of the power path to the power bonding pad, wherein each one of the reference bonding pads connected through the decoupling capacitors to the power bonding pads is a closest one of the reference bonding pads on a side of the power ring to the power bonding pads.
- 4. A layout structure according to claim 2, wherein the decoupling capacitors are disposed at outside of corners of a ring shaped structure formed by a plurality of the power rings.
- 5. A layout structure according to claim 2, further comprising a voltage referencing bonding pad region residing about at the center of the structure, such that the ring shaped structure is at outside of the voltage referencing bonding pad region.
- 6. A layout structure according to claim 1, wherein a part of the decoupling capacitors are disposed underneath bonding wires of the main bridge chip.
- 7. A layout structure of a main bridge chip on a motherboard for providing a stable power source to the main bridge chip and the motherboard, comprising:
a plurality of operation working connection regions, wherein each of the operation working connection regions includes at least one power path, wherein each of the power path at least includes at least one decoupling capacitor which is connected between the power path and the reference bonding pads on sides of the power path; a voltage reference bonding pad region which is disposed about at the center of the layout structure, wherein the reference bonding pads included in the voltage reference region are connected with a reference voltage source; and a plurality of power rings disposed at outside of the voltage reference region, and each of the power rings being connected with at least one power path, wherein each of the power rings includes at least one decoupling capacitor which is connected between the power ring and the reference bonding pad on a side of the power ring.
- 8. A layout structure according to claim 7, wherein a first part of the power path of the operation working connection region is dispose at a center part of the operation working connection region, and a second part of the power path of the operation region is disposed at both sides of the operation working connection region.
- 9. A layout structure according to claim 7, wherein each of the power rings further includes a plurality of power bonding pads, and the decoupling capacitor is connected between at least one of the power bonding pads of the power ring and at least one reference bonding pad located on a side of the power ring.
- 10. A layout structure according to claim 7, wherein each of the power paths further includes a plurality of power bonding pads, and the decoupling capacitor is connected between at least one of the power bonding pads of the power path and at least one reference bonding pad located on a side of the power path.
- 11. A layout structure according to claim 7, wherein each the reference bonding pad connected through the decoupling capacitor to the power bonding pad is a closest one of the reference bonding pads on a side of the power path to the power bonding pad.
- 12. A layout structure according to claim 7, further comprising a plurality of decoupling capacitors which are disposed outside of the power ring, to provide the stable power supply to the main bridge chip.
- 13. A layout structure according to claim 12, wherein the decoupling capacitors are placed at corners and outside of a ring-shaped layout structure formed by the power ring.
- 14. A layout structure according to claim 7, further comprising a plurality of the decoupling capacitors placed underneath the bonding wires.
- 15 A power layout structure of a main bridge chip on a motherboard for providing a stable power source to the main bridge chip substrate and the motherboard, comprising:
a first signal layer which is on top of the layout structure of the main bridge chip, wherein the first signal layer includes at least one power layout layer, wherein the power layout layer further includes at least one decoupling capacitor which is connected between the power layout layer and one of reference bonding pads on a side of the power layout layer; a bottom solder layer which is at bottom of the layout structure of the main bridge chip, wherein the bottom solder layer includes at least one power layout layer, wherein the power layout layer further includes at least one decoupling capacitor which is connected between the power layout layer and at least one of reference solder balls on a side of the power layout layer, where the reference bonding pads and the reference solder balls are coupled with a reference voltage source; a first voltage reference layer located underneath the first signal layer, wherein the first voltage reference layer is coupled with the reference voltage source to provide a reference voltage to the first signal layer; and a second voltage reference layer located on top of the bottom solder layer, wherein the second voltage reference layer is coupled with the reference voltage source to provide a reference voltage to the bottom solder layer.
- 16. A power layout structure according to claim 15, wherein the first signal layer comprises a plurality of operation working connection regions, and each of the operation working connection regions include a power path.
- 17. A power layout structure according to claim 16, wherein the decoupling capacitors are connected between the power bonding pads of the power path and the reference bonding pads located on a side of the power path.
- 18. A power layout structure according to claim 17, wherein each of the reference bonding pads connected through the decoupling capacitors to the power bonding pads is a closest one of the reference bonding pads on a side of the power path to the power bonding pad.
- 19. A power layout structure according to claim 16, wherein the bottom solder layer is symmetrically configured according to the first signal layer, and a power layout of the first signal layer is symmetric to that of the bottom solder layer.
- 20. A power layout structure according to claim 19, wherein the decoupling capacitors are connected between the power solder balls of the power path in the bottom solder layer and the reference solder balls located on the sides of the power path.
- 21. A power layout structure according to claim 19, wherein each of the reference solder balls connected through the decoupling capacitor to the power solder ball is a closest one of the reference solder balls on aside of the power path to the power solder balls.
- 22. A power layout structure according to claim 16, wherein the first signal layer further includes a voltage reference bonding pad region for coupling with the reference voltage source, and each power path is connected with a power ring, wherein the power rings are disposed about at a center of the power layout structure of the main bridge chip, and all the power rings form a ring-shaped structure surrounding at outside of the reference voltage bonding pad region.
- 23. A power layout structure according to claim 22, wherein the decoupling capacitors and connected between the power bonding pads of the power ring and the reference bonding pads located on the sides of the power ring
- 24. A power layout structure according to claim 22, wherein a voltage reference solder ball region is disposed on the bottom solder layer, according to the voltage reference bonding pad region of the first signal layer, where the voltage reference solder ball region is coupled with the reference voltage source, and each power path of the bottom solder layer is connected with a power ring, where the power ring of the bottom solder layer is placed close to the center of the power layout structure of the main bridge chip, and all the power rings of the bottom solder layer form a ring-shaped structure surrounding at the outside of the reference voltage solder ball region.
- 25. A power layout structure according to claim 24, wherein the decoupling capacitors are connected between the power solder balls of the power ring in the bottom solder layer and the reference solder balls which are located on a side of the power ring.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 91103102 |
Feb 2002 |
TW |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application claims the priority benefits of U.S. provisional application titled” “BALLOUT AND SUBSTRATE DESIGN SCHEME FOR CHIPSETS” filed on Aug. 28, 2001, serial No. 60/315,521. All disclosure of this application is incorporated herein by reference. This application also claims the priority benefit of Taiwan application serial no. 91103102, filed Feb. 22, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315521 |
Aug 2001 |
US |