Claims
- 1. A method of forming a circuit device in a semiconductor layer comprising the steps of:
- exposing a region of said semiconductor layer;
- implanting p-type dopants into each said exposed region of said semiconductor layer, said p-type dopants having a first diffusion rate;
- implanting n-type dopants into said exposed region of said semiconductor layer, said n-type dopants having a second diffusion rate, said second diffusion rate different than said first diffusion rate; and
- heating said exposed region such that a first doped region is formed within a second doped region wherein said first doped region is doped with dopants of a first conductivity type and said second doped region is doped with dopants of a second conductivity type, said first conductivity type being different than said second conductivity type;
- wherein said circuit device comprises a D-well region of a lateral DMOS device which includes a source and a backgate, wherein said first doped region comprises said source and said second doped region comprises said backgate.
- 2. The method of claim 1 wherein said dopants of a first conductivity type comprise n-type dopants and said dopants of a second conductivity type comprise p-type dopants.
- 3. The method of claim 2 wherein said n-type dopants comprise arsenic dopants and said p-type dopants comprise boron dopants.
- 4. The method of claim 1 and further comprising the step of forming a gate structure adjacent to and partially overlapping said backgate.
- 5. The method of claim 4 and further comprising the step of forming first and second source/drain regions in said semiconductor layer, said first and second source/drain regions formed adjacent opposite ends of said gate structure.
- 6. A method of forming a circuit device in a semiconductor layer comprising the steps of:
- exposing a region of said semiconductor layer;
- implanting p-type dopants into each said exposed region of said semiconductor layer, said p-type dopants having a first diffusion rate;
- implanting n-type dopants into said exposed region of said semiconductor layer, said n-type dopants having a second diffusion rate, said second diffusion rate different than said first diffusion rate; and
- heating said exposed region such that a first doped region is formed within a second doped region wherein said first doped region is doped with dopants of a first conductivity type and said second doped region is doped with dopants of a second conductivity type, said first conductivity type being different than said second conductivity type;
- wherein said circuit device comprises a D-well region of a vertical DMOS device;
- said D-well region comprising said first and second doped regions.
- 7. A method of forming a circuit device in a semiconductor layer comprising the steps of;
- exposing a region of said semiconductor layer;
- implanting p-type dopants into said exposed region of said semiconductor layer, said p-type dopants having a first diffusion rate;
- implanting n-type dopants into said exposed region of said semiconductor layer, said n-type dopants having a second diffusion rate, said second diffusion rate different than said first diffusion rate; and
- heating said exposed region such that a first doped region is formed within a second doped region wherein said first doped region is doped with dopants of a first conductivity type and said second doped region is doped with dopants of a second conductivity type, said first conductivity type being different than said second conductivity type;
- wherein said circuit device comprises a bipolar transistor, said bipolar transistor comprising said first and second doped regions.
- 8. The method of claim 7 wherein said circuit device comprises an NPN transistor which includes an emitter and a base and wherein said first doped region comprises said emitter and said second doped region comprises said base.
- 9. A method of forming a circuit device in a semiconductor layer comprising the steps of:
- exposing a region of said semiconductor layer;
- implanting p-type dopants into said exposed region of said semiconductor layer, said p-type dopants having a first diffusion rate;
- implanting n-type dopants into said exposed region of said semiconductor layer, said n-type dopants having a second diffusion rate, said second diffusion rate different than said first diffusion rate; and
- heating said exposed region such that a first doped region is formed within a second doped region wherein said first doped region is doped with dopants of a first conductivity type and said second doped region is doped with dopants of a second conductivity type, said first conductivity type being different than said second conductivity type;
- wherein said circuit device comprises a Zener diode which includes an anode and a cathode, said Zener diode comprising said first and second doped regions.
CROSS-REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 08/071,156, filed Jun. 2, 1993, now U.S. Pat. No. 5,248,895 which is a continuation of Ser. No. 07/857,360, filed Mar. 25, 1992 now U.S. Pat. No. 5,242,841.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
4413401 |
Kliem et al. |
Nov 1983 |
|
4795716 |
Yilmaz et al. |
Jan 1989 |
|
4931406 |
Tomioka |
Jun 1990 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
0138284 |
Dec 1978 |
JPX |
Continuations (2)
|
Number |
Date |
Country |
Parent |
71156 |
Jun 1993 |
|
Parent |
857360 |
Mar 1992 |
|