Claims
- 1. A lead frame comprising:an insulating film having first and second surfaces with openings therethrough; a wiring film including inner leads having opposing surfaces formed on the first surface of the insulating film; electrodes as external terminals provided on the second surface of the insulating film so as to be connected to the wiring film through the openings of the insulating film; and bumps made of palladium on the surface of the respective inner leads opposite to the insulating film.
- 2. The lead frame according to claim 1, wherein the bumps have a thickness of 0.01 μm or more.
- 3. The lead frame according to claim 1, wherein the respective bumps have nickel films as undercoats.
- 4. A semiconductor device comprising:a lead frame comprising: an insulating film having first and second surfaces with openings therethrough; a wiring film including inner leads having opposing surfaces formed on the first surface of the insulating film; electrodes as external terminals provided on the second surface of the insulating film so as to be connected to the wiring film through the openings of the insulating film; and bumps made of palladium on the surface of the respective inner leads opposite to the insulating film; and a semiconductor chip having electrodes connected to the respective inner leads.
- 5. The semiconductor device according to claim 4, wherein the bumps have a thickness of 0.01 μm or more.
- 6. The semiconductor device according to claim 4, wherein the respective bumps have nickel films as undercoats.
- 7. The semiconductor device of claim 4 wherein said semiconductor chip having electrodes is connected to the respective inner leads via the bumps.
- 8. The semiconductor device of claim 7 wherein said connection is via gang bonding.
- 9. An electronic apparatus comprising:a mother board; a semiconductor device mounted on said mother board, said semiconductor device comprising: a lead frame comprising: an insulating film having first and second surfaces with openings therethrough; a wiring film including inner leads having opposing surfaces formed on the first surface of the insulating film; electrodes as external terminals provided on the second surface of the insulating film so as to be connected to the wiring film through the openings of the insulating film; and bumps made of palladium on the surface of the respective inner leads opposite to the insulating film; and a semiconductor chip having electrodes connected to the respective inner leads.
- 10. The electronic apparatus of claim 9 wherein said semiconductor chip having electrodes is connected to the respective inner leads via the bumps.
- 11. The electronic apparatus of claim 10 wherein said connection is via gang bonding.
Priority Claims (2)
Number |
Date |
Country |
Kind |
9-175807 |
Jul 1997 |
JP |
|
9-354244 |
Dec 1997 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/106,772, filed Jun. 30, 1998, incorporated herein by reference.
US Referenced Citations (9)
Number |
Name |
Date |
Kind |
5481798 |
Ohsawa et al. |
Jan 1996 |
A |
5786239 |
Ohsawa et al. |
Jul 1998 |
A |
5897336 |
Brouillette et al. |
Apr 1999 |
A |
5897337 |
Kata et al. |
Apr 1999 |
A |
6025728 |
Hembree et al. |
Feb 2000 |
A |
6060768 |
Hayashida et al. |
May 2000 |
A |
6078097 |
Ohsawa |
Jun 2000 |
A |
6104091 |
Ito et al. |
Aug 2000 |
A |
6265759 |
DiStefano et al. |
Jul 2001 |
B1 |
Foreign Referenced Citations (3)
Number |
Date |
Country |
62-002642 |
Jan 1987 |
JP |
63-053959 |
Mar 1988 |
JP |
63-239852 |
Oct 1988 |
JP |