Light-emitter-based devices with lattice-mismatched semiconductor structures

Information

  • Patent Grant
  • 10468551
  • Patent Number
    10,468,551
  • Date Filed
    Tuesday, May 28, 2013
    10 years ago
  • Date Issued
    Tuesday, November 5, 2019
    4 years ago
Abstract
Some aspects for the invention include a method and a structure including a light-emitting device disposed over a second crystalline semiconductor material formed over a semiconductor substrate comprising a first crystalline material.
Description
FIELD OF THE INVENTION

This invention relates generally to semiconductor processing, and particularly to formation of % light-emitting devices based on lattice-mismatched semiconductor structures.


BACKGROUND

Achieving epitaxial growth and fabrication of high-performance optoelectronic devices (i.e., III-V devices) on silicon substrates has been a goal of the semiconductor industry for decades. A major challenge has been to overcome the large lattice-mismatch and thermal-expansion differences between these two fundamentally different material systems. Various methods have been used in the past to demonstrate III-V-based lasers on Si substrates, for example utilizing very thick (˜10 micrometer (μm)) epitaxial buffer layers (see “Monolithic integration of room-temperature cw GaAs/AlGaAs lasers on Si substrates via relaxed graded GeSi buffer layers,” Michael B. Groenert, Christopher W. Leitz, Arthur J. Pitera, and Vicky Yang, Journal of Applied Physics 93 362 (2003)) or utilizing wafer bonding between a Si wafer and epitaxial layers grown on a III-V substrate (see “Electrically pumped hybrid AlGaInAs-silicon evanescent laser,” Alexander W. Fang, Hyundai Park, Oded Cohen, Richard Jones, Mario J. Paniccia, and John B, Bowers, Optics Express, Vol 14, Issue 20, pp. 9203-9210 (2006)), However, these methods may have disadvantages from either an economic or a technical standpoint. It may be desirable to avoid both (a) thick epitaxial layers that may be time-consuming to grow, and may suffer from thermal mismatch problems, and (b) bonding between Si and III-V wafers that can suffer from poor yield, thermal mismatch problems, and a lack of commercially available III-V substrates compatible with the Si substrates used today in leading-edge manufacturing. Particularly desirable is an epitaxial solution that can (a) achieve substantial elimination of defects arising from lattice mismatch with no more than about 1 μm of growth, and (b) manage large degrees of thermal mismatch (i.e., mismatch between the thermal expansion coefficients of the substrate and the epitaxial layers).


SUMMARY

Aspect ratio trapping (ART) technology enables the formation of high-quality semiconductor materials on lattice-mismatched substrates. By properly choosing mask configurations, crystal orientations, and epitaxial growth conditions, various material defects may be trapped in a small localized area within a relatively thin epitaxial layer. Furthermore, because the ART regions are relatively small in area, thermal mismatch problems are substantially reduced, because ART islands can expand and contract elastically (producing no defects) with changes in processing temperature, instead of plastically (producing defects). ART technology greatly increases the quality of lattice-mismatched materials that may be achieved, e.g., with the growth of III-V materials on Si substrates. The straightforward process enables reliable and reproducible results.


Embodiments of the invention include the formation of a GaAS-based edge emission laser on a silicon substrate.


An aspect of the invention features a structure having, in various embodiments, a trench defined in a dielectric layer disposed over a substrate comprising a first crystalline semiconductor material. A second crystalline semiconductor material is disposed in the trench, the second crystalline semiconductor material being lattice-mismatched to the first crystalline semiconductor material. A light-emitting device is disposed over and in contact with at least a portion of the second crystalline semiconductor material.


The trench may have a height h and a width w, and a ratio of h/w≥1. The light-emitting device may be a laser or a light-emitting, diode, either of which may include GaAs, AlAs, and/or AlGaAs layers. In some embodiments, the laser or light-emitting diode may include InP, GaP. AlP, InAs, AlAs, GaAs, InSb, AlSb, GaSb, InN, and/or their ternary or quaternary compounds.


The first crystalline semiconductor material may include or consist essentially of at least one of a group IV element or compound, a II-VI compound, or a III-V compound. The second crystalline material may include a II-VI compound and/or a III-V compound.


A top contact may be disposed over at least a portion of the light-emitting, device and a second contact may be disposed over and in contact with a portion of the substrate. A plurality of trenches may be formed in the dielectric layer, with the second crystalline semiconductor material disposed in each trench. The distance between two adjacent trenches may be at feast equal to an average width of the adjacent trenches.


The light-emitting device may include a laser or a light-emitting diode (LED) epitaxial structure disposed in the trench. The second crystalline semiconductor material may extend above the dielectric layer, and the light-emitting device may comprise a laser or an LED epitaxial structure disposed above a top surface of the dielectric layer.


In another aspect, the invention features a method for forming a structure. Embodiments of the method include forming a trench having, a dielectric sidewall and a bottom surface adjacent a substrate comprising a first crystalline semiconductor material. At least a portion of the trench may be filled with a second crystalline semiconductor material lattice-mismatched to the first crystalline semiconductor material. A light-emitting device may be defined over and in contact with at least a portion of the second crystalline semiconductor material.


The trench may have a height h and a width w, and a ratio of h/w≥1. The light-emitting device may be a laser or a light-emitting diode. The trench may be filled by selective epitaxy. In an embodiment, the step for forming a trench further includes defining additional trenches, the step for filling the trench further includes forming a coalesced layer of the second crystalline semiconductor above the trenches, and the step of defining a light-emitting device forms the device over the trenches. In another embodiment, the active region of the light-emitting device may be termed within, the trench.


In another aspect, the invention features a structure having a dielectric side-wall disposed proximate a top surface of a substrate comprising a first crystalline material. A second crystalline semiconductor material is disposed proximate the dielectric side-wall, the second crystalline semiconductor material being lattice-mismatched to the first crystalline semiconductor material. A cascade superlattice may be disposed over and in contact with at least a portion of the second crystalline semiconductor material.


In another aspect, the invention features restores a method for forming a trench-based light-emitting device. Embodiments of the method include forming a trench adjacent a substrate, the trench (i) having a non-crystalline sidewall, (ii) having a width w, (iii) having a height h above a bottom surface of the trench, and (iv) having a ratio of h/w≥1, the bottom surface of the trench including, an exposed surface of the substrate. A crystalline semiconductor material may be epitaxially grows in at least a portion of the trench, the crystalline semiconductor material being lattice-mismatched to the substrate, A light-emitting device may be formal over the crystalline semiconductor material an active region of the light-emitting device being at least partially disposed within the trench.


In another aspect, the invention features a method for forming a light-emitting device using lattice-mismatched materials, and planarization. Embodiments of the method include forming an opening having a non-crystalline sidewall disposed above a surface of a substrate, the substrate comprising a first crystalline semiconductor material. A second crystalline semiconductor material may be formed in the opening, the second crystalline semiconductor material being lattice-mismatched to the first crystalline semiconductor material. A surface of the second crystalline semiconductor material may be planarized. A light-emitting device may be formed at least partially above the planarized surface of the second crystalline semiconductor material.





BRIEF DESCRIPTION OF FIGURES

in the drawings, like reference characters generally refer to the same features throughout the different views. Also, the drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.



FIGS. 1-5 are schematic cross-sectional views illustrating a method for formation of a device on a semiconductor substrate in accordance with an aspect of the invention;



FIG. 6 is a simplified schematic perspective view of a device formed in accordance with the method illustrated in FIGS. 1-5;



FIGS. 7a-7d are schematic cross-sectional views illustrating alternative structures formed in accordance with aspects of the invention;



FIGS. 8a-8c are schematic cross-sectional views illustrating a method for formation of a V-groove laser diode in accordance with as aspect of the invention; and



FIGS. 9a-9b are schematic cross-sectional views illustrating a method for formation of III-V cascade lasers in accordance with an aspect of the invention.



FIG. 10 is a plan view illustrating examples of photonic patterning.



FIGS. 11a-b are plan views illustrating, one-dimensional laser diode and light-emitting diode arrays.





DETAILED DESCRIPTION

Referring to FIG. 1, a substrate 100 includes a first crystalline semiconductor material S1. Use substrate 100 may be, for example, a bulk silicon wafer, a bulk germanium wafer, a semiconductor-on-insulator (SOI) substrate, or a strained semiconductor-on-insulator (SSOI) substrate. The substrate 100 may include or consist essentially of the first semiconductor material S1, such as a group IV element, e.g., germanium or silicon. In an embodiment, substrate 100 includes or consists essentially of n-type (100) silicon.


A dielectric layer 110 is formed over the semiconductor substrate 100. The dielectric layer 110 may include or consist essentially of a dielectric material, such as silicon nitride or silicon dioxide. The dielectric layer 110 may be formed by any suitable technique, e.g., thermal oxidation or plasma-enhanced chemical vapor deposition (PECVD). As discussed below, the dielectric layer may have a thickness t1 corresponding to a desired height h of crystalline material to be deposited in a trench formed through the dielectric layer. In some embodiments, the thickness t1 of the dielectric layer 110 is in the range of 25-1000 nm. In a preferred embodiment the thickness t1 is 500 nm.


A mask (not shown), such as a photoresist mask, is formed over the substrate 100 and the dielectric layer 310. The mask is patterned to expose at least a portion of the dielectric layer 110. The exposed portion of the dielectric layer 110 is removed by, e.g., reactive ion etching (RIB) to define a trench 120. Trench 120 may be defined by at least one sidewall 130, and may extend to a top surface 135 of the substrate 100. The height h of the sidewall 130 corresponds to the thickness t1 of the dielectric layer 110, and may be at least equal to a predetermined distance H from a top surface 135 of the substrate. The predetermined vertical distance H is a minimum distance at which a majority of defects in a lattice-mismatched material formed in the trench terminate at the sidewall 130.


The trench may be substantially rectangular in terms of cross-sectional profile, a plan view, or both, and have a width w that is smaller than a length L (not shown) of the trench. For example, the width w of the trench may be less man about 500 nm, e.g., about 10-100 nm, and the length L of the trench may exceed each of w and H. A ratio of the height h of the trench to the width w of the trench 120 may be ≥0.5, e.g., ≥1.


A second crystalline semiconductor material S2, i.e., crystalline material 140, is formed in the trench 120. The crystalline material 140 may include or consist essentially of a group IV element or compound, a III-V compound, or a II-VI compound. Examples of suitable group IV elements or compounds include germanium, silicon germanium, and silicon carbide. Examples of suitable III-V compounds include gallium antimonide, gallium arsenide, gallium nitride, gallium phosphide, aluminum antimonide, aluminum arsenide, aluminum nitride, aluminum phosphide, indium antimonide, indium arsenide, iridium nitride, indium phosphide, and their, ternary or quaternary compounds. Examples of suitable II-VI compounds include zinc, selenide, zinc sulfide, cadmium selenide, cadmium sulfide, and their ternary or quaternary compounds.


The crystal line material 140 may be formed by selective epitaxial growth in any suitable epitaxial deposition system, including, but not limited to, metal-organic chemical vapor deposition (MOCVD), atmospheric-pressure CVD (APCVD), low- (or reduced-) pressure CVD (LPCVD), ultra-high-vacuum CVD (UHVCVD), molecular team epitaxy (MBE), or atomic layer deposition (ALD). In the CVD process, selective epitaxial growth typically includes introducing a source gas into the chamber. The source gas may include at least one precursor gas and a carrier gas, such as, for example, hydrogen. The reactor chamber may be healed by, for example, RF-heating. The growth temperature, in die chamber may range from about 300° C. to about 900° C., depending on the composition of the crystalline material. The growth system may also utilize low-energy plasma to enhance the layer growth kinetics.


The epitaxial growth system may be a single-wafer or multiple-wafer batch reactor. Suitable CVD systems commonly used for volume epitaxy in manufacturing applications include, for example, an Aixtron 2600 multi-wafer system available from Aixtron, based in Aächen, Germany; an EPI CENTURA single-wafer multi-chamber systems available from Applied Materials of Santa Clara, Calif.; or an EPSILON single-wafer epitaxial reactor available from ASM International based in Bilthoven. The Netherlands.


In an exemplary process, a two-step growth technique is used to form high-quality crystalline material 140, consisting essentially of GaAs, in the trench 120. First, the substrate 100 and dielectric layer 110 are thermally annealed with hydrogen at approximately 800° C. for approximately 15 minutes to desorb a thin volatile, oxide from the substrate surface 135 that may be produced timing pre-epitaxy wafer preparation. Chamber pressure during annealing may be in the range of approximately 50-100 torr, for example 75 torr. After annealing, the chamber temperature is cooled down with hydrogen flow. In order to suppress anti-phase boundaries (AFBs) on substrate surface 135, a pre-exposure to As for about 1 to 2 minutes is performed. This step helps ensure uniform coverage of the trench surface with an As—As monolayer. This pre-exposure is achieved by flowing AsH3 gas through the reactor at a temperature of approximately 460° C. Then, the precursor triethylgallium (TEG) or trimethylgallium (TMG) is introduced into the chamber together with AsH3 gas at a higher growth temperature, e.g., approximately 500° C. to 550° C. promote the initial GaAs nucleation process on the As pro-layer surface. This high-temperature process helps ensure that the Ga atoms are sufficiently mobile to avoid GaAs cluster formation. A slow growth rate of about 2 to 4 nm per minute with V/III ratio of about 50 may be used to obtain this initial GaAs layer, with a thickness in the range of about 50 to 100 nm.


Then a layer of n-type GaAs having a thickness of 1 to 2 μml is grown at a constant growth temperature of approximately 680° C. and a V/III ratio of approximately 80 to obtain defect-free GaAs material inside the trench 120. During this step, the GaAs epitaxial layer thickness t2 may be greater than the dielectric mask thickness t1. The GaAs material may have a mushroom-type cross-sectional profile with lateral over growth over the dielectric layer 110; the top portion of the GaAs material may coalesce with GaAs formed in neighboring trenches (not shown) to form an epitaxial layer. The width w2 of the crystalline material 140 extending over a top surface 160 of the dielectric layer 110 may be greater than the width w of the trench 120. In this case, a small void may be formed between the laterally grows GaAs layer and the top surface 160 of the dielectric layer 110. The overall lever thickness t2 of the crystalline material 140 may be monitored by using pre-calibrated growth rates and in situ monitoring equipment, according to methods routinely employed in the art.


Most, if not all dislocation defects 150 in the crystalline material 140 reach and terminate at the sidewalks of the trench 120 is the dielectric material 110 at or below the predetermined vertical distance H from the surface 135 of the substrate, such that dislocations in the crystalline material 140 decrease in density with increasing distance from the bottom portion of the trench 140. Accordingly, the upper portion of the crystalline material is substantially exhausted of dislocation detects. Various dislocation defects such, as threading dislocations, stacking faults, twin boundaries, or anti-phase boundaries may thus be substantially eliminated from the upper portion of the crystalline material.


The crystalline material 140 may be considered to have two portions: a lower portion for trapping dislocation detects and an upper portion which either (a) incorporates the laser or LED epitaxial layers or (b) serves as a template for the subsequent epitaxial growth of the laser or LED epitaxial layers. The height h of the crystalline material thus has two components: the height htrapping of the lower portion (where defects are concentrated) and the height hupper of the upper portion (which is largely free of defects). The height htrapping of has trapping portion may be selected from a range of about ½ w≤htrapping≤2 w, effective trapping of dislocation defects. The actual value of required may depend upon the type of dislocation defects encountered, which may depend on the materials used, and also upon the orientation of the trench sidewalls. In some instances, the height htrapping can be greater than that required for effective defect trapping, in order to ensure mat the dislocation defects are trapped at a sufficient distance away from the upper portion, so that deleterious effects of dislocation defects upon device performance are not experienced. For example, htrapping may be, e.g., 10-100 nm greater than required for effective trapping of defects. For the upper portion, the height hupper may be selected from the range of approximately ½ w≤hupper≤10 w.


It has been observed experimentally that dislocations in a mismatched cubic semiconductor grown on a Si (100) surface in the near vicinity (e.g., within approximately 500 nm or less) of a vertical dielectric sidewall surface bend toward that surface at approximately 30 degrees through 60 degrees. For example, the dislocations may bead toward that surface at approximately a 48-degree angle to that surface. Based on this relationship, the predetermined distance H necessary to trap defects is, typically, approximately equal to a width between ½ w and 2 w, where w is the width of the trench. This range is based on the range of intersection angles of approximately 30 degrees through 60 degrees; then, tan(30°)w≤H≤tan(60°)w, which roughly corresponds to ½ w≤H≤2 w.


Referring to FIG. 2, a planarization step such as, e.g. chemical-mechanical polishing (CMP) may be used to planarize a lop surface 170 of the crystalline material 140 within a roughness level preferably no greater than 20 nm, to allow the formation of good quality films thereon. In an embodiment, the thickness t3 of the portion of the crystalline material 140 disposed within the trench 120 is 1 μm and the thickness t4 of the portion of the crystalline material 140 disposed above the top surface 160 of the dielectric layer 110 is about 0.5 μm. In another embodiment, a planarization step such as, e.g., CMP is used to planarize a top surface of the crystalline material 140 within a roughness level preferably no greater than 20 nm, to ensure that the top surface of the crystalline material 140 is substantially co-planar with the top surface 160 of the dielectric material 110.


Referring to FIG. 3, a laser epitaxial structure 300 may be formed over the crystalline, material 140. For example, the laser epitaxial structure 300 may be a BaAs-based laser structure including layers of GaAs/InGaAs/AlGaAs, formed according to methods known in the art. The laser structure, described from the bottom up, may include, e.g., a ˜1.5 μm thick n-GaAs base layer 310, a ˜0.30 μm n-Al0-0.4GaAs graded lower cladding layer 312, a ˜1.3 μm thick n-Al0.4GaAs cladding layer 314, an undoped ˜0.3 μm Al0.4-0.2GaAs graded lower confining layer 316, an undoped ˜7 nm In0.2GaAs single quantum well layer 318, an undoped ˜0.3 μm Al0.2-0.4GaAs graded upper confining layer 320, a ˜1.3 μm thick p-Al0.4GaAs cladding layer 322, a ˜0.30 μm thick p-Al0.4GaAs graded upper cladding 324, and a ˜0.1 μm thick p+-GaAs contact layer 326. These layers may be formed by epitaxial growth in any suitable epitaxial deposition system, including, but not limited to, MOCVD, APCVD, LPCVD, UHVCVD, MBE, or ALD. A growth temperature may be approximately 550˜680° C. for the GaAs layer and approximately 650˜800° C. for the AlGaAs layers. In an embodiment, GaAs-based laser epitaxial structures are grown on offcut Si substrates oriented about 2° off (100) towards the <011> direction in an AIXTRON 2600 MOCVD reactor at about 75 torr. TMG and trimethylaluminum (TMA) may be used as group-III sources, and arsine (AsH3) may be used as the group-V source. Silane (SiH4) and carbon tetrachloride (CCl4) may be used as m and p-dopant sources, respectively. Hydrogen may be used as a carrier gas.


Referring to FIG. 4, instead of a laser epitaxial structure 300, an LED epitaxial structure 300′ may be formed over the crystalline material 140. The surface-emitting epitaxial LED structure, includes a base layer 310′, a lower cladding layer 314′, an undoped lower confining layer 316′, as undoped single- or multiple-quantum-well active region 318′, an undoped upper confining layer 320′, an upper cladding layer 322′, and a heavily doped p-type contact layer 326′. Metal contacts may be formed over the p-type contact layer 326′ using the process described below with reference to FIG. 5. It is often desired that light emission for LEDs be through the top surface. For this reason, a transparent top-contact material such as indium tin oxide (ITO) may be used. Alternatively, a non-transparent contact may be used, preferably not covering an entire top surface of the LED epitaxial structure.


Referring to FIG. 5, an RIE etch step may be performed to remove a portion of the laser epitaxial structure 300 that may extend laterally over the dielectric layer 110. This etch may remove detects that may arise from coalescence between neighboring selective epitaxial regions. Referring also to FIG. 6, at the same time, this etch may define the front and back facets 600, 610 of an edge-emission laser structure 620. The etch may be performed with, for example, argon and chlorine plasmas. A metal layer is deposited over the dielectric layer, for example via evaporation, and patterned to define a top contact 520. The metal layer may have a thickness of, e.g., approximately 150 nm. In an embodiment, the top contact 520 is a p-type contact and includes or consists essentially of Ti/Pt/Au. Following contact deposition, an anneal of approximately 350-450° C. for approximately 10 minutes may be performed to ensure good electrical contact with the laser epitaxial structure 300. A second metal contact 530, e.g., a bottom metal contact, is defined adjacent the substrate 100. A backside of the substrate 100 may be thinned before the second metal contact is defined. In an embodiment, the second metal contact is formed on the backside of the substrate. In an alternative embodiment, the second metal contact contacts the topside of the substrate through a window defined in the overlying dielectric layer(s) 110 (see FIGS. 7a-7d). The second metal contact may have a thickness of, e.g., approximately 500 nm. In some embodiments, the second metal contact is an n-type contact and includes or consists essentially of Al formed by evaporation on an n-type Si substrate. A standard laser facet coating process is used, according to methods known in the art, to obtain reflectivity of approximately 3% and approximately 95% for front and back facets, respectively. The resulting structure is a completed laser device that can be integrated into circuits formed on a semiconductor die. The laser device is a light-emitting device 620 including laser epitaxial structure 300.


A GaAs-based laser structure growth and device preparation process are illustrated in FIGS. 1-6. The figures are not to scale, and a thick laser structure is illustrated to demonstrate the general process sequence. This laser structure includes a single InGaAs quantum well centered in a waveguide, graded-index separate confinement heterostructure (GRINSCH) with 1.3-μm-thick Al0.4Ga0.6As cladding layers. The illustrated device is designed for operation at a wavelength of 980 nm. However, the process may be utilized to form other structures based on ART technology. For instance, for small dimensional devices such as nano-scale light emitters, the full epitaxial structure for the laser may be confined inside a single trench. In this case, CMP process and laser mesa contact process, may be eliminated or simplified. Also, as discussed below, this method may be used to fabricate broad-area light emitters or emitter arrays, with large device, dimensions and covering a plurality of trenches.


Referring to FIGS. 7a-7d, the process described above with respect to FIGS. 1-6 may be used to form light-emitting structures having various configurations. Referring to FIG. 7a, laser or LED epitaxial structure 300 or 300′ may be formed in trench 120. Dislocation defects 150 may be trapped within the lower trench region 710. In an embodiment, a plantation process, for example, CMP, of the crystallise material 140 is not necessary, as growth of the crystalline material 140 is halted before the crystalline material completely fills the trench 120. In this way, sufficient room (e.g., approximately 1-3 μm) is provided in m upper portion of the trench 120 for the formation of the laser or LED epitaxial structure. In some embodiments, the crystalline material 140 defines a portion of the laser or LED epitaxial, structure 300 or 300′. In other embodiments, the crystalline material 140 provides a template for the formation of the laser or LED epitaxial structure 300 or 300′ in the trench 120. Top contact 520 is formed over the laser or LED epitaxial structure 300 or 300′. The second metal contact 530 contacts the topside of the substrate 100 through a window defined in the overlying dielectric layers 110 (see FIGS. 7a-7d).


Referring to FIG. 7b, as discussed is detail with respect to FIGS. 1-6, laser or LED epitaxial structure 300 or 300′ may be formed on a top portion of the crystalline material 140 extending above the top surface 160 of the dielectric layer 110.


Referring to FIG. 7c, a plurality of trenches, i.e., two or more adjacent trenches may each include crystalline material 140 and a laser or LED epitaxial structure 300 or 300′ disposed over the crystalline material 140 in the trench, as discussed with reference to FIG. 7a. The distance d between, two adjacent trenches may be at feast equal to the average width of the adjacent trenches. A patterned metal or a transparent top contact 520 may be formed over and in contact with each of the laser or LED epitaxial structures 300 or 300′, thereby providing a broad-area laser or LED.


Referring to FIG. 7d, two or more adjacent trenches may each include crystalline semiconductor 140 extending above the top surface 160 of the dielectric layer 110, as described above with reference to FIGS. 1-6 and FIG. 7b. Lateral growth of the crystallise material 140 between the adjacent trenches 120 results in the coalescence of the top portions of the crystalline material into a single epitaxial film 700 of crystalline material 140. A planarization process, for example, CMP, may be perforated on a top surface of the epitaxial film 700. Thereafter, a broad area laser or LED epitaxial structure 300 or 300′, containing an optical active region. Is formed over the epitaxial film 700.


Referring to FIG. 8a-8c, the process described above with reference to FIGS. 1-6 may be combined with selective etching to form a V-groove laser diode. Referring to FIG. 8a, in an exemplary embodiment, crystalline semiconductor material 140 is formed in a trench 120, and extends beyond the top surface 160 of dielectric 110. In an embodiment, an electrically insulating diode (EID) (not shown) is added, the BID may be formed from two layers of semiconductor material, and the crystalline semi conductor material 140 may be the first of those layers. The BID may be positioned between the crystallise material 140 formed in trench 120 and the light-emitting device 300 or 300′. An n-contact 530 may be used to make an electrical connection to the crystalline material 140 above the trench 120, for example, near the top surface 160 of the dielectric layer 120; an BID may preferably then be used to prevent leakage current from the substrate 100 into the trench 120. The crystalline material 140 is preferably planarized by, for example, CMP to within a roughness; level preferably no greater than 20 nm.


Referring to FIG. 8b, the top surface of the crystal line semiconductor material 140 may then be modified with a selective etching process to create a V groove 800 in the surface of the crystalline material 140. In particular, the V groove may be formed as follows. An upper dielectric layer 810 including a dielectric, material, e.g., Si3N4, may be formed on the crystalline semiconductor material 140 using a deposition process, e.g., PECVD, and patterned by photolithography and etching. The pattern in the upper dielectric layer 910 may include stripes oriented along the trench 120 and may have dimensions similar to those of the tower dielectric layer 110. In an embodiment, the stripes defined by the upper dielectric layer have dimensions greater than those of die lower dielectric layer 110, so that die upper dielectric layer 140 covers some trenches 120 but not other trenches 120. The pattern in the upper dielectric layer may be defined by a wet etch, e.g., a buffer oxide etchant.


An appropriate wet etch, e.g., H2SO4:H2O2:H2O=1:8:4, may then fee used to create a V-groove in the crystalline semiconductor material 140 exposed by the openings formed in the upper dielectric layer. The appropriate wet etch etches the crystalline semiconductor material 140 selectively with respect to the upper dielectric layer and dielectric layer 110. Moreover, the wet-etch composition is selected to define facets in the crystalline semiconductor material 140 to form the V-groove. Subsequently, the patterned upper dielectric layer may be removed.


Referring to FIG. 8c, a diode structure 300 is grown on top of the V-shaped layer to create a V-groove laser diode. This design may fee applied to the fabrication of single or trenched array laser diodes.


Referring to FIGS. 9a-9b, the process described above with reference to FIGS. 1-6 may be combined with the formation of cascade superlattice structures to create cascade lasers. Referring to FIG. 9a, a multiple stage cascade structure 900 may be formed with a preferred structure are design and controlled layer thicknesses, and may include, for example, InP/GaInAs/AlInAs, GaAs/AlGaAs or Si/SiGe/Si superlattice layers. The cascade structure 900 may be formed within trench 120 above dislocation defects 150. Each layer forming the cascade structure 900 may range in thickness from, for example, 1 nm to 5 nm, and may be formed with an epitaxial process, for example, MBE or MOCVD. The layers of the superlattice 900 may be formed in groups of, for example, 5-10 layers, where the composition and number of the layers within a group defines the output characteristics of the laser. Furthermore, the group of layers may be repeated, for example, 10-30 times, to increase the output power of the laser. The number of layers within a group and number of groups may be repeated as many times as the height of the crystalline semiconductor material 140 allows. Growth of the cascade structure 900 may terminated before coalesced growth occurs, to produce a near- or middle-infrared laser with peak emission at a wavelength between 3 μm and 17 μm. In some embodiments, the crystalline material 140 itself provides a template for the formation of the cascade superlattice structure 900 above the trench 120.


In the illustrated embodiment, the top contact 520 is formed over the cascade superlattice structure 900. The second metal contact 530 contacts the bottom side of the thinned substrate 100.


Referring to FIG. 9b, multiple-wavelength cascade lasers may be formed on a surface that is preferably planarized, e.g. by CMP to within a roughness level preferably no greater than 20 nm. Different wavelength emissions may be accomplished by multiple sectional etching processes. The emission wavelength is tuned over a wide range by applying a voltage using multiple-section contacts. In an embodiment, one or all of the multiple wavelength sections of the cascade superlattice structure 900 has its own n-contact 530.


Referring to FIG. 10, the process described above with respect to FIGS. 1-7 may be modified to create photonic crystals. The dielectric layer 110 may be first deposited, and then etched to produce trenches and shapes other than trenches, e.g., circular holes. These shapes correspond to features in crystalline material 140 that may be formed to direct emissions from a laser. A photonic mask layer (not shows) may fee-created to define these shapes and the dielectric layer 110 is selectively removed, e.g., etched, to form the desired shapes. After the dielectric layer 110 has been patterned, openings in the patterned dielectric layer 110 are filled with the crystalline semiconductor material 140. In an embodiment, an BID as described above is formed. The dielectric layer may then be wholly or partially removed to form an air-spaced photonic crystal array, i.e., having features separated by air. In an embodiment, part of the dielectric layer is left in place to change the refection index of the boundary between the crystalline semiconductor material 140 and the dielectric layer 110 in the photonic crystal array. In various embodiments, this crystal array is used with a laser 1010 as an optical DBR reflector 1020, beam divider 1030, or waveguide 1040, as illustrated in FIG. 10.


Referring to FIGS. 11a-b, the method described in FIGS. 1-7 may be modified to form, a number of light-emitting devices arranged in a one-dimensional array. A number of trenches of arbitrary length may be placed in close proximity to each other, and each trench may contain a light-emitting device, such as a laser diode or a light-emitting diode. Referring to FIG. 11a, a plan view of a one-dimensional array of fight-emitting diodes is shown. The p-contact 520 may cover only part of the top surface of the diode structure 300′ to permit the diode to emit light perpendicular to the page from the portion of the top surface of the diode structure 300′ not covered by p-contact 520. Each, diode in the array may be electrically connected by forming a layer of metal 1110 at one end of the trenches 120 that is electrically connected to each diode's p-contact 320. Neighboring diodes may be electrically isolated with a dielectric isolator structure 1130. Referring to FIG. 11b, a plan view of a one-dimensional array of laser diodes is shown. The p-contact 520 may cover the entire top surface of the laser structure 300, and the laser may output light in a direction 1120, within the plane of the page. Each laser in the one-dimensional array may be electrically connected by forming a layer of metal 1110 at one end of the trenches 120 that is electrically connected, to each laser's p-contact 520. Neighboring lasers may be electrically isolated with a dielectric isolator structure 1130.


Each light-emitting device in a one-dimensional array may be formed inside its own trench 120, as shown in FIG. 7a. In this case, each trench-defined device may be electrically isolated from a neighboring device or devices by portions of the dielectric layer 110.


In another embodiment, the light-emitting devices in the one-dimensional array are formed above the trench 120, as shown in FIG. 7b, in the single epitaxial layer resulting from the crystalline semiconductor material 140 coalescing above and between neighboring trenches. In this case, an etch step may be performed to electrically isolate the devices. This process may include the steps of (i) forming a masking layer over the light-emitting devices, (ii) removing material from the masking layer to expose portions of the crystalline semiconductor material 140 where electrical continuity is to be broken, for example, the midpoint between two trench-based light-emitting devices, and (iii) removing the exposed crystalline semiconductor material 140 with an etching process. The gags formed when the exposed crystalline semiconductor material 140 is removed may be filled with, for example, a dielectric material 1130.


The invention may be embodied in other specific forms without departing from the spirit or essential characteristics thereof. The foregoing embodiments are therefore to be considered in all respects illustrative rather than limiting on the invention described herein. Scope of the invention is thus indicated by the appended claims rather than by the foregoing description, and all changes which come within the meaning and range of equivalency of the claims are intended to be embraced therein.

Claims
  • 1. A method comprising: forming a trench in a dielectric layer, the trench having dielectric sidewalls and a bottom surface adjacent a surface of a substrate comprising a first crystalline semiconductor material, the trench having a width w along and adjoining the surface of the substrate;filling at least a portion of the trench with a second crystalline semiconductor material lattice-mismatched to the first crystalline semiconductor material, a majority of dislocation defects in the second crystalline semiconductor material arising from the lattice-mismatch to the first crystalline semiconductor material terminating at the dielectric sidewalls;forming a V-shaped groove in a surface of the second crystalline semiconductor material using at least in part a wet etch process;forming a light-emitting device over the V-shaped groove and in contact with at least a portion of the second crystalline semiconductor material, wherein the light-emitting device has a planar surface located at a farthest point from the substrate, the planar surface having a width larger than the width w of the trench; andforming a dielectric material over and in contact with at least a portion of a top surface of the dielectric layer, the dielectric material further being in contact with the light-emitting device, the dielectric material having a first surface facing towards the substrate and a second surface opposite the first surface, wherein the second surface extends away from the substrate no farther than the planar surface.
  • 2. The method of claim 1, wherein the light-emitting device is a laser diode.
  • 3. The method of claim 1, wherein the trench is filled by selective epitaxy.
  • 4. The method of claim 1, wherein the forming the light-emitting device comprises forming at least a portion of the light-emitting device over the portion of the top surface of the dielectric layer, and further comprising etching the light-emitting device to expose the portion of the top surface of the dielectric layer.
  • 5. The method of claim 1 further comprising: forming a first conductive contact over and electrically coupled to the light-emitting device.
  • 6. The method of claim 5 further comprising: forming a second contact on the substrate, the dielectric layer being present when the second contact is formed, the second contact and the trench being on opposing sides of the substrate.
  • 7. The method of claim 5 further comprising forming a second conductive contact on the substrate, the substrate being interposed between the first conductive contact and the second conductive contact.
  • 8. The method of claim 1, wherein the wet etch process is performed using a mixture comprising H2SO4, H2O2 and H2O.
  • 9. A method comprising: forming a trench adjacent a substrate, the trench being defined by non-crystalline sidewalls, the trench having a width w along a bottom surface of the trench, the bottom surface of the trench including an exposed surface of the substrate;epitaxially growing a crystalline semiconductor material in at least a portion of the trench, the crystalline semiconductor material being lattice-mismatched to the substrate, a majority of dislocation defects in the crystalline semiconductor material arising from the lattice-mismatch between the crystalline semiconductor material and the substrate terminating at the non-crystalline sidewalls;forming a V-shaped groove in a surface of the crystalline semiconductor material using at least in part a wet etch process;forming a light-emitting device over the crystalline semiconductor material, an active layer of the light-emitting device being disposed outside of the trench, the light-emitting device having a width greater than the width w of the trench;forming a first contact over the light-emitting device;forming a second contact on the substrate, wherein the non-crystalline sidewall is a sidewall of a dielectric material, the dielectric material being present when the second contact is formed, the second contact and the trench being on opposing sides of the substrate; andforming a dielectric layer over and in contact with at least a portion of a top surface of the dielectric material, the dielectric layer further being in contact with the light-emitting device, the dielectric layer extending away from the substrate no farther than a top surface of the light-emitting device.
  • 10. The method of claim 9, wherein the light-emitting device is a laser diode.
  • 11. The method of claim 9, wherein the trench is filled by selective epitaxy.
  • 12. The method of claim 9, wherein forming the first contact over the light-emitting device comprises: depositing a metal layer over the light-emitting device; andpatterning the metal layer to form the first contact.
  • 13. The method of claim 12, wherein forming the first contact over the light-emitting device further comprises performing an anneal process.
  • 14. The method of claim 9, further comprising, before forming the second contact on the substrate, thinning a backside of the substrate.
  • 15. A method comprising: forming an opening having non-crystalline sidewalls disposed above a surface of a substrate, the substrate comprising a first crystalline semiconductor material, the opening having a width w along and adjoining the surface of the substrate, the opening being in a dielectric layer;forming a second crystalline semiconductor material in the opening, the second crystalline semiconductor material being lattice-mismatched to the first crystalline semiconductor material, a majority of dislocation defects in the second crystalline semiconductor material arising from the lattice-mismatch to the first crystalline semiconductor material terminating at the non-crystalline sidewalls, a portion of the second crystalline semiconductor material extending over a top surface of the dielectric layer, a gap being between the top surface of the dielectric layer and a bottom surface of the portion of the second crystalline semiconductor material;planarizing a surface of the second crystalline semiconductor material;forming a V-shaped groove in the surface of the second crystalline semiconductor material, wherein forming the V-shaped groove in the surface of the second crystalline semiconductor material comprises etching the second crystalline semiconductor material with a wet etch process;forming a diode on the V-shaped groove;forming a light-emitting device comprising a third crystalline semiconductor material, the third crystalline semiconductor material being formed above the second crystalline semiconductor material after forming the V-shaped groove, the light-emitting device being formed at least partially above the diode, the light-emitting device having a width greater than the width w of the opening; andforming a dielectric material over the top surface of the dielectric layer and in physical contact with sidewalls of the light-emitting device, a top surface of the light-emitting device being exposed through the dielectric material.
  • 16. The method of claim 15, wherein the surface of the second crystalline semiconductor material has a roughness of no greater than 20 nm.
  • 17. The method of claim 15 further comprising: forming a first contact over the light-emitting device; andforming a second contact on the substrate, the second contact and the opening being on opposing sides of the substrate.
  • 18. The method of claim 15, wherein the light-emitting device is a laser diode.
  • 19. The method of claim 15, wherein the wet etch process is performed using a mixture comprising H2SO4, H2O2 and H2O.
  • 20. The method of claim 15, further comprising, before etching the second crystalline semiconductor material with the wet etch process, forming a dielectric mask over the second crystalline semiconductor material.
RELATED APPLICATION

This application is a divisional of U.S. patent application Ser. No. 11/875,381, filed Oct. 19, 2007, entitled “Light-Emitter-Based Devices with Lattice-Mismatched Semiconductor Structures,” claims priority to and the benefit of U.S. Provisional Patent Application Ser. No. 60/852,781, filed on Oct. 19, 2006, the entire disclosures of these applications are hereby incorporated by reference in their entireties.

US Referenced Citations (447)
Number Name Date Kind
4307510 Sawyer et al. Dec 1981 A
4322253 Pankove et al. Mar 1982 A
4370510 Stirn Jan 1983 A
4482422 McGinn Nov 1984 A
4545109 Reichert Oct 1985 A
4551394 Betsch et al. Nov 1985 A
4557794 McGinn Dec 1985 A
4651179 Reichert Mar 1987 A
4727047 Bozler et al. Feb 1988 A
4774205 Choi et al. Sep 1988 A
4789643 Kajikawa Dec 1988 A
4826784 Salerno et al. May 1989 A
4860081 Cogan Aug 1989 A
4876210 Barnett et al. Oct 1989 A
4948456 Schubert Aug 1990 A
4963508 Umeno et al. Oct 1990 A
5032893 Fitzgerald, Jr. et al. Jul 1991 A
5034337 Mosher et al. Jul 1991 A
5061644 Yue et al. Oct 1991 A
5079616 Yacobi et al. Jan 1992 A
5091333 Fan et al. Feb 1992 A
5091767 Bean et al. Feb 1992 A
5093699 Weichold et al. Mar 1992 A
5098850 Nishida et al. Mar 1992 A
5105247 Cavanaugh Apr 1992 A
5108947 Demeester et al. Apr 1992 A
5156995 Fitzgerald, Jr. et al. Oct 1992 A
5159413 Calviello et al. Oct 1992 A
5164359 Calviello et al. Nov 1992 A
5166767 Kapoor et al. Nov 1992 A
5170404 Ohtoshi Dec 1992 A
5223043 Olson et al. Jun 1993 A
5236546 Mizutani Aug 1993 A
5238869 Shichijo et al. Aug 1993 A
5256594 Wu et al. Oct 1993 A
5269852 Nishida Dec 1993 A
5269876 Mizutani Dec 1993 A
5272105 Yacobi et al. Dec 1993 A
5281283 Tokunaga et al. Jan 1994 A
5285086 Fitzgerald, Jr. Feb 1994 A
5295150 Vangieson et al. Mar 1994 A
5356831 Calviello et al. Oct 1994 A
5403751 Nishida et al. Apr 1995 A
5405453 Ho et al. Apr 1995 A
5406574 Rennie et al. Apr 1995 A
5407491 Freundlich et al. Apr 1995 A
5410167 Saito Apr 1995 A
5417180 Nakamura May 1995 A
5427976 Koh et al. Jun 1995 A
5432120 Meister et al. Jul 1995 A
5438018 Mori et al. Aug 1995 A
5461243 Ek et al. Oct 1995 A
5518953 Takasu May 1996 A
5528209 MacDonald et al. Jun 1996 A
5545586 Koh Aug 1996 A
5548129 Kubena Aug 1996 A
5589696 Baba Dec 1996 A
5621227 Joshi Apr 1997 A
5622891 Saito Apr 1997 A
5640022 Inai Jun 1997 A
5710436 Tanamoto et al. Jan 1998 A
5717709 Sasaki et al. Feb 1998 A
5792679 Nakato Aug 1998 A
5825049 Simmons et al. Oct 1998 A
5825240 Geis et al. Oct 1998 A
5849077 Kenney Dec 1998 A
5853497 Lillington et al. Dec 1998 A
5869845 Vander Wagt et al. Feb 1999 A
5883549 De Los Santos Mar 1999 A
5886385 Arisumi et al. Mar 1999 A
5903170 Kulkarni et al. May 1999 A
5953361 Borchert et al. Sep 1999 A
5959308 Shichijo et al. Sep 1999 A
5966620 Sakaguchi et al. Oct 1999 A
5998781 Vawter et al. Dec 1999 A
6011271 Sakuma et al. Jan 2000 A
6015979 Sugiura et al. Jan 2000 A
6049098 Sato Apr 2000 A
6083598 Ohkubo et al. Jul 2000 A
6100104 Haerle Aug 2000 A
6100106 Yamaguchi et al. Aug 2000 A
6110277 Braun Aug 2000 A
6110813 Ota et al. Aug 2000 A
6111288 Watanabe et al. Aug 2000 A
6121121 Koide Sep 2000 A
6121542 Shiotsuka et al. Sep 2000 A
6150242 Van de Wagt et al. Nov 2000 A
6153010 Kiyoku et al. Nov 2000 A
6191432 Sugiyama et al. Feb 2001 B1
6225650 Tadatomo et al. May 2001 B1
6228691 Doyle May 2001 B1
6229153 Botez et al. May 2001 B1
6235547 Sakuma et al. May 2001 B1
6252261 Usui et al. Jun 2001 B1
6252287 Kurtz et al. Jun 2001 B1
6271551 Schmitz et al. Aug 2001 B1
6274889 Ota et al. Aug 2001 B1
6300650 Sato Oct 2001 B1
6320209 Hata Nov 2001 B1
6320220 Watanabe et al. Nov 2001 B1
6325850 Beaumont et al. Dec 2001 B1
6339232 Takagi Jan 2002 B1
6342404 Shibata et al. Jan 2002 B1
6348096 Sunakawa et al. Feb 2002 B1
6352942 Luan et al. Mar 2002 B1
6362071 Nguyen et al. Mar 2002 B1
6380051 Yuasa et al. Apr 2002 B1
6380590 Yu Apr 2002 B1
6403451 Linthicum et al. Jun 2002 B1
6407425 Babcock et al. Jun 2002 B1
6456214 van de Wagt Sep 2002 B1
6458614 Nanishi et al. Oct 2002 B1
6475869 Yu Nov 2002 B1
6492216 Yeo et al. Dec 2002 B1
6500257 Wang et al. Dec 2002 B1
6503610 Hiramatsu et al. Jan 2003 B2
6512252 Takagi et al. Jan 2003 B1
6521514 Gehrke et al. Feb 2003 B1
6552259 Hosomi et al. Apr 2003 B1
6566284 Thomas, III et al. May 2003 B2
6576532 Jones et al. Jun 2003 B1
6579463 Winningham et al. Jun 2003 B1
6603172 Segawa et al. Aug 2003 B1
6606335 Kuramata et al. Aug 2003 B1
6617643 Goodwin-Johansson Sep 2003 B1
6635110 Luan et al. Oct 2003 B1
6645295 Koike et al. Nov 2003 B1
6645797 Buynoski et al. Nov 2003 B1
6686245 Mathew et al. Feb 2004 B1
6703253 Koide Mar 2004 B2
6709982 Buynoski et al. Mar 2004 B1
6710368 Fisher et al. Mar 2004 B2
6720196 Kunisato et al. Apr 2004 B2
6727523 Morita Apr 2004 B2
6753555 Takagi et al. Jun 2004 B2
6756611 Kiyoku et al. Jun 2004 B2
6762483 Krivokapic et al. Jul 2004 B1
6767793 Clark et al. Jul 2004 B2
6784074 Shchukin et al. Aug 2004 B2
6787864 Paton et al. Sep 2004 B2
6794718 Nowak et al. Sep 2004 B2
6800910 Lin et al. Oct 2004 B2
6803598 Berger et al. Oct 2004 B1
6809351 Kuramoto et al. Oct 2004 B2
6812053 Kong et al. Nov 2004 B1
6812495 Wada et al. Nov 2004 B2
6815241 Wang Nov 2004 B2
6815738 Rim Nov 2004 B2
6825534 Chen et al. Nov 2004 B2
6831350 Liu et al. Dec 2004 B1
6835246 Zaidi Dec 2004 B2
6835618 Dakshina-Murthy et al. Dec 2004 B1
6838322 Pham et al. Jan 2005 B2
6841410 Sasaoka Jan 2005 B2
6841808 Shibata et al. Jan 2005 B2
6849077 Ricci Feb 2005 B2
6849487 Taylor, Jr. et al. Feb 2005 B2
6849884 Clark et al. Feb 2005 B2
6855583 Krivokapic et al. Feb 2005 B1
6855982 Xiang et al. Feb 2005 B1
6855990 Yeo et al. Feb 2005 B2
6867433 Yeo et al. Mar 2005 B2
6873009 Hisamoto et al. Mar 2005 B2
6882051 Majumdar et al. Apr 2005 B2
6887773 Gunn, III et al. May 2005 B2
6888181 Liao et al. May 2005 B1
6900070 Craven et al. May 2005 B2
6900502 Ge et al. May 2005 B2
6902965 Ge et al. Jun 2005 B2
6902991 Xiang et al. Jun 2005 B2
6909186 Chu Jun 2005 B2
6917068 Krivokapic Jul 2005 B1
6919258 Grant et al. Jul 2005 B2
6920159 Sidorin et al. Jul 2005 B2
6921673 Kobayashi et al. Jul 2005 B2
6921963 Krivokapic et al. Jul 2005 B2
6921982 Joshi et al. Jul 2005 B2
6936875 Sugii et al. Aug 2005 B2
6940103 Kiyoku et al. Sep 2005 B2
6943407 Ouyang et al. Sep 2005 B2
6946683 Sano et al. Sep 2005 B2
6949769 Hu et al. Sep 2005 B2
6951819 Iles et al. Oct 2005 B2
6955969 Djomehri et al. Oct 2005 B2
6955977 Kong et al. Oct 2005 B2
6958254 Seifert Oct 2005 B2
6960781 Currie et al. Nov 2005 B2
6974733 Boyanov et al. Dec 2005 B2
6977194 Belyansky et al. Dec 2005 B2
6982204 Saxler et al. Jan 2006 B2
6982435 Shibata et al. Jan 2006 B2
6984571 Enquist Jan 2006 B1
6991998 Bedell et al. Jan 2006 B2
6994751 Hata et al. Feb 2006 B2
6995430 Langdo et al. Feb 2006 B2
6995456 Nowak Feb 2006 B2
6996147 Majumdar et al. Feb 2006 B2
6998684 Anderson et al. Feb 2006 B2
7001804 Dietz et al. Feb 2006 B2
7002175 Singh et al. Feb 2006 B1
7012298 Krivokapic Mar 2006 B1
7012314 Bude et al. Mar 2006 B2
7015497 Berger Mar 2006 B1
7015517 Grant et al. Mar 2006 B2
7033436 Biwa et al. Apr 2006 B2
7033936 Green Apr 2006 B1
7041178 Tong et al. May 2006 B2
7045401 Lee et al. May 2006 B2
7049627 Vineis et al. May 2006 B2
7061065 Horng et al. Jun 2006 B2
7074623 Lochtefeld et al. Jul 2006 B2
7078299 Maszara et al. Jul 2006 B2
7078731 D'Evelyn et al. Jul 2006 B2
7084051 Ueda Aug 2006 B2
7084441 Saxler Aug 2006 B2
7087965 Chan et al. Aug 2006 B2
7088143 Ding et al. Aug 2006 B2
7091561 Matsushita et al. Aug 2006 B2
7095043 Oda et al. Aug 2006 B2
7098508 Ieong et al. Aug 2006 B2
7101444 Shchukin et al. Sep 2006 B2
7109516 Langdo et al. Sep 2006 B2
7118987 Fu et al. Oct 2006 B2
7119402 Kinoshita et al. Oct 2006 B2
7122733 Narayanan et al. Oct 2006 B2
7125785 Cohen et al. Oct 2006 B2
7128846 Nishijima et al. Oct 2006 B2
7132691 Tanabe et al. Nov 2006 B1
7138292 Mirabedini et al. Nov 2006 B2
7138302 Xiang et al. Nov 2006 B2
7145167 Chu Dec 2006 B1
7154118 Lindert et al. Dec 2006 B2
7160753 Williams, Jr. Jan 2007 B2
7164183 Sakaguchi et al. Jan 2007 B2
7176522 Cheng et al. Feb 2007 B2
7179727 Capewell et al. Feb 2007 B2
7180134 Yang et al. Feb 2007 B2
7195993 Zheleva et al. Mar 2007 B2
7198995 Chidambarrao et al. Apr 2007 B2
7205586 Takagi et al. Apr 2007 B2
7205604 Ouyang et al. Apr 2007 B2
7211864 Seliskar May 2007 B2
7217882 Walukiewicz et al. May 2007 B2
7224033 Zhu et al. May 2007 B2
7244958 Shang et al. Jul 2007 B2
7247534 Chidambarrao et al. Jul 2007 B2
7247912 Zhu et al. Jul 2007 B2
7250359 Fitzgerald Jul 2007 B2
7262117 Gunn, III et al. Aug 2007 B1
7268058 Chau et al. Sep 2007 B2
7297569 Bude et al. Nov 2007 B2
7344942 Korber Mar 2008 B2
7361576 Imer et al. Apr 2008 B2
7372066 Sato et al. May 2008 B2
7420201 Langdo et al. Sep 2008 B2
7449379 Ochimizu et al. Nov 2008 B2
7582498 D'Evelyn et al. Sep 2009 B2
7626246 Lochtefeld et al. Dec 2009 B2
7638842 Currie et al. Dec 2009 B2
7655960 Nakahata et al. Feb 2010 B2
7777250 Lochtefeld Aug 2010 B2
7799592 Lochtefeld Sep 2010 B2
7825328 Li Nov 2010 B2
7875958 Cheng et al. Jan 2011 B2
8034697 Fiorenza et al. Oct 2011 B2
20010006249 Fitzgerald Jul 2001 A1
20010023702 Nakagawa Sep 2001 A1
20010045604 Oda et al. Nov 2001 A1
20020011612 Hieda Jan 2002 A1
20020017642 Mizushima et al. Feb 2002 A1
20020022290 Kong et al. Feb 2002 A1
20020030246 Eisenbeiser et al. Mar 2002 A1
20020036290 Inaba et al. Mar 2002 A1
20020046693 Kiyoku Apr 2002 A1
20020047155 Babcock et al. Apr 2002 A1
20020066403 Sunakawa et al. Jun 2002 A1
20020070383 Shibata Jun 2002 A1
20020079498 Koide Jun 2002 A1
20020084000 Fitzgerald Jul 2002 A1
20020117677 Okuyama Aug 2002 A1
20020127427 Young et al. Sep 2002 A1
20020168802 Hsu et al. Nov 2002 A1
20020168844 Kuramoto Nov 2002 A1
20020179005 Koike et al. Dec 2002 A1
20030030117 Iwasaki et al. Feb 2003 A1
20030045017 Hiramatsu et al. Mar 2003 A1
20030057486 Gambino et al. Mar 2003 A1
20030064535 Kub et al. Apr 2003 A1
20030070707 King et al. Apr 2003 A1
20030087462 Koide et al. May 2003 A1
20030089899 Lieber et al. May 2003 A1
20030104658 Furukawa Jun 2003 A1
20030155586 Koide et al. Aug 2003 A1
20030168002 Zaidi Sep 2003 A1
20030178677 Clark et al. Sep 2003 A1
20030178681 Clark et al. Sep 2003 A1
20030178702 Sawaki Sep 2003 A1
20030183827 Kawaguchi et al. Oct 2003 A1
20030203531 Shchukin et al. Oct 2003 A1
20030207518 Kong et al. Nov 2003 A1
20030227036 Sugiyama et al. Dec 2003 A1
20030230759 Thomas, III et al. Dec 2003 A1
20040005740 Lochtefeld et al. Jan 2004 A1
20040012037 Venkatesan et al. Jan 2004 A1
20040016921 Botez et al. Jan 2004 A1
20040031979 Lochtefeld et al. Feb 2004 A1
20040041932 Chao et al. Mar 2004 A1
20040043584 Thomas et al. Mar 2004 A1
20040072410 Motoki et al. Apr 2004 A1
20040075105 Leitz et al. Apr 2004 A1
20040075464 Samuelson et al. Apr 2004 A1
20040082150 Kong et al. Apr 2004 A1
20040087051 Furuya et al. May 2004 A1
20040092060 Gambino et al. May 2004 A1
20040118451 Walukiewicz et al. Jun 2004 A1
20040121507 Bude et al. Jun 2004 A1
20040123796 Nagai et al. Jul 2004 A1
20040142503 Lee et al. Jul 2004 A1
20040150001 Shchukin et al. Aug 2004 A1
20040155249 Narui Aug 2004 A1
20040173812 Currie et al. Sep 2004 A1
20040183078 Wang Sep 2004 A1
20040185665 Kishimoto et al. Sep 2004 A1
20040188791 Horng et al. Sep 2004 A1
20040195624 Liu et al. Oct 2004 A1
20040227187 Cheng et al. Nov 2004 A1
20040247218 Ironside et al. Dec 2004 A1
20040256613 Oda et al. Dec 2004 A1
20040256647 Lee et al. Dec 2004 A1
20040262617 Hahm et al. Dec 2004 A1
20050001216 Adkisson et al. Jan 2005 A1
20050003572 Hahn et al. Jan 2005 A1
20050009304 Zheleva et al. Jan 2005 A1
20050017351 Ravi Jan 2005 A1
20050035410 Yeo et al. Feb 2005 A1
20050040444 Cohen Feb 2005 A1
20050045983 Noda et al. Mar 2005 A1
20050054164 Xiang Mar 2005 A1
20050054180 Han et al. Mar 2005 A1
20050056827 Li et al. Mar 2005 A1
20050056892 Seliskar Mar 2005 A1
20050072995 Anthony Apr 2005 A1
20050073028 Grant et al. Apr 2005 A1
20050093021 Ouyang et al. May 2005 A1
20050093154 Kottantharayil et al. May 2005 A1
20050104152 Snyder et al. May 2005 A1
20050104156 Wasshuber May 2005 A1
20050118793 Snyder et al. Jun 2005 A1
20050118825 Nishijima et al. Jun 2005 A1
20050121688 Nagai et al. Jun 2005 A1
20050127451 Tsuchiya et al. Jun 2005 A1
20050136626 Morse Jun 2005 A1
20050139860 Snyder et al. Jun 2005 A1
20050145941 Bedell et al. Jul 2005 A1
20050145954 Zhu et al. Jul 2005 A1
20050148161 Chen et al. Jul 2005 A1
20050156169 Chu Jul 2005 A1
20050156202 Rhee et al. Jul 2005 A1
20050161711 Chu Jul 2005 A1
20050164475 Peckerar et al. Jul 2005 A1
20050181549 Barr et al. Aug 2005 A1
20050184302 Kobayashi et al. Aug 2005 A1
20050205859 Currie et al. Sep 2005 A1
20050205932 Cohen Sep 2005 A1
20050211291 Bianchi Sep 2005 A1
20050212051 Jozwiak et al. Sep 2005 A1
20050217565 Lahreche et al. Oct 2005 A1
20050245095 Haskell et al. Nov 2005 A1
20050263751 Hall et al. Dec 2005 A1
20050274409 Fetzer et al. Dec 2005 A1
20050277260 Cohen Dec 2005 A1
20050280103 Langdo et al. Dec 2005 A1
20060009012 Leitz et al. Jan 2006 A1
20060019462 Cheng et al. Jan 2006 A1
20060049409 Rafferty et al. Mar 2006 A1
20060057825 Bude et al. Mar 2006 A1
20060073681 Han Apr 2006 A1
20060105533 Chong et al. May 2006 A1
20060112986 Atwater, Jr. et al. Jun 2006 A1
20060113603 Currie Jun 2006 A1
20060128124 Haskell et al. Jun 2006 A1
20060131606 Cheng Jun 2006 A1
20060144435 Wanlass Jul 2006 A1
20060145264 Chidambarrao et al. Jul 2006 A1
20060160291 Lee et al. Jul 2006 A1
20060162768 Wanlass et al. Jul 2006 A1
20060166437 Korber Jul 2006 A1
20060169987 Miura et al. Aug 2006 A1
20060175601 Lieber et al. Aug 2006 A1
20060186510 Lochtefeld et al. Aug 2006 A1
20060189056 Ko et al. Aug 2006 A1
20060197123 Lochtefeld et al. Sep 2006 A1
20060197124 Lochtefeld et al. Sep 2006 A1
20060197126 Lochtefeld et al. Sep 2006 A1
20060202276 Kato Sep 2006 A1
20060205197 Yi et al. Sep 2006 A1
20060211210 Bhat et al. Sep 2006 A1
20060244005 Chen Nov 2006 A1
20060266281 Beaumont et al. Nov 2006 A1
20060267047 Murayama Nov 2006 A1
20060292719 Lochtefeld et al. Dec 2006 A1
20070025670 Pan et al. Feb 2007 A1
20070029643 Johnson et al. Feb 2007 A1
20070054465 Currie et al. Mar 2007 A1
20070054467 Currie et al. Mar 2007 A1
20070099315 Maa et al. May 2007 A1
20070099329 Maa et al. May 2007 A1
20070102721 DenBaars et al. May 2007 A1
20070105256 Fitzgerald May 2007 A1
20070105274 Fitzgerald May 2007 A1
20070105335 Fitzgerald May 2007 A1
20070181977 Lochtefeld et al. Aug 2007 A1
20070187668 Noguchi et al. Aug 2007 A1
20070187796 Rafferty et al. Aug 2007 A1
20070196987 Chidambarrao et al. Aug 2007 A1
20070248132 Kikuchi et al. Oct 2007 A1
20070267722 Lochtefeld et al. Nov 2007 A1
20080001169 Lochtefeld Jan 2008 A1
20080070355 Lochtefeld et al. Mar 2008 A1
20080073641 Cheng et al. Mar 2008 A1
20080073667 Lochtefeld Mar 2008 A1
20080099785 Bai et al. May 2008 A1
20080154197 Derrico et al. Jun 2008 A1
20080187018 Li Aug 2008 A1
20080194078 Akiyama et al. Aug 2008 A1
20080245400 Li Oct 2008 A1
20080257409 Li et al. Oct 2008 A1
20080286957 Lee et al. Nov 2008 A1
20090039361 Li et al. Feb 2009 A1
20090042344 Ye et al. Feb 2009 A1
20090065047 Fiorenza et al. Mar 2009 A1
20090072284 King et al. Mar 2009 A1
20090110898 Levy et al. Apr 2009 A1
20090321882 Park Dec 2009 A1
20100012976 Hydrick et al. Jan 2010 A1
20100025683 Cheng Feb 2010 A1
20100072515 Park et al. Mar 2010 A1
20100078680 Cheng et al. Apr 2010 A1
20100176371 Lochtefeld Jul 2010 A1
20100176375 Lochtefeld Jul 2010 A1
20100213511 Lochtefeld Aug 2010 A1
20100216277 Fiorenza et al. Aug 2010 A1
20100252861 Lochtefeld Oct 2010 A1
20100308376 Takada et al. Dec 2010 A1
20110011438 Li Jan 2011 A1
20110049568 Lochtefeld et al. Mar 2011 A1
20110086498 Cheng et al. Apr 2011 A1
Foreign Referenced Citations (50)
Number Date Country
2550906 May 2003 CN
10017137 Oct 2000 DE
10320160 Aug 2004 DE
0352472 Jun 1989 EP
0600276 Jun 1994 EP
0817096 Jan 1998 EP
1551063 Jul 2005 EP
1796180 Jun 2007 EP
2215514 Sep 1989 GB
2062090 Mar 1990 JP
7230952 Aug 1995 JP
10126010 May 1998 JP
10284436 Oct 1998 JP
10284507 Oct 1998 JP
11251684 Sep 1999 JP
11307866 Nov 1999 JP
2000021789 Jan 2000 JP
2000216432 Aug 2000 JP
2000286449 Oct 2000 JP
2000299532 Oct 2000 JP
2001007447 Jan 2001 JP
2001102678 Apr 2001 JP
3202223 Aug 2001 JP
2001257351 Sep 2001 JP
2002118255 Apr 2002 JP
2002141553 May 2002 JP
2002241192 Aug 2002 JP
2002293698 Oct 2002 JP
2003163370 Jun 2003 JP
3515974 Apr 2004 JP
2004200375 Jul 2004 JP
2009177167 Aug 2009 JP
20030065631 Aug 2003 KR
20090010284 Jan 2009 KR
544930 Aug 2003 TW
WO200072383 Nov 2000 WO
WO2001001465 Jan 2001 WO
WO200209187 Jan 2002 WO
WO2002086952 Oct 2002 WO
WO2002088834 Nov 2002 WO
WO2003073517 Sep 2003 WO
WO2004004927 Jan 2004 WO
WO2004023536 Mar 2004 WO
WO2005013375 Feb 2005 WO
WO2005048330 May 2005 WO
WO2005098963 Oct 2005 WO
WO2005122267 Dec 2005 WO
WO2006025407 Mar 2006 WO
WO2006125040 Nov 2006 WO
WO2008124154 Oct 2008 WO
Non-Patent Literature Citations (277)
Entry
Epitaxial Necking in GaAs grown on Pre-Patterned Si Substrates E.A. Fitzgerald et al. JEM vol. 20, No. 10, 1991.
Solid State Electronic Devices Ben G. Streetman et al. Prentice Hall, 5th Ed.
“Communication pursuant to Article 94(3) EPC,” Application No. 06 770 525.1-2203, Applicant: Taiwan Semiconductor Company, Ltd., Feb. 17, 2011, 4 pages.
“Epitaxial Lateral Overgrowth of GaAs on a Si Substrate,” 28 Jap. J. App. Physics 3, pp. L337-L339, Mar. 1989.
68 Applied Physics Letters 7, 1999, pp. 774-779 (trans. of relevant portions attached).
Ames, “Intel Says More Efficient Chips are Coming,” PC World, availabe at: http://www.pcworld.com/printable/article/id,126044/printable.html (Jun. 12, 2006); 4 pages.
Asano et al., “AlGalnN laser diodes grown on an ELO-GaN substrate vs. on a sapphire substrate,” Semiconductor Laser Conference (2000) Conference Digest, IEEE 17th International, 2000, pp. 109-110.
Asaoka, et al., “Observation of 1 f x/noise of GaInP/GaAs triple barrier resonant tunneling diodes,” AIP Conf. Proc., vol. 780, Issue 1, 2005, pp. 492-495.
Ashby, et al., “Low-dislocation-density GaN from a single growth on a textured substrate,” Applied Physics Letters, vol. 77, No. 20, Nov. 13, 2000, pp. 3233-3235.
Ashley, et al., “Heternogeneous InSb Quantum Well Transistors on Silicon for Ultra-High Speed, Low Power Logic Applications,” 43 Electronics Letters 14, Jul. 2007, 2 pages.
Bai et al., “Study of the Defect Elimination Mechanisms in Aspect Ratio Trapping Ge Growth,” Applied Physics Letters, vol. 90, 2007, 3 pages.
Bakkers et al., “Epitaxial Growth on InP Nanowires on Germanium,” Nature Materials, vol. 3, Nov. 2004, pp. 769-773.
Baron et al., “Chemical Vapor Deposition of Ge Nanocrystals on SiO2,” Applied Physics Letters, vol. 83, No. 7, Aug. 18, 2003, pp. 1444-1446.
Bean et al., “GexSi1-x/Si strained-later Superlattice grown by molecular beam Epitaxy,” Journal of Vacuum Science Technology A2 (2), Jun. 1984, pp. 436-440.
Beckett et al., “Towards a reconfigurable nanocomputer platform,” ACM International Conference Proceeding Series, vol. 19, 2002, pp. 141-150.
Beltz et al., “A Theoretical Model for Threading Dislocation Reduction During Selective Area Growth,” Materials Science and Engineering, A234-236, 1997, pp. 794-797.
Belyaev, et al., “Resonance and current instabilities in AlN/GaN resonant tunneling diodes,” 21 Physica E 2-4, 2004, pp. 752-755.
Berg, J., “Electrical Characterization of Silicon Nanogaps,” Doktorsavhandlingar vid Chalmers Tekniska Hagskola, 2005, No. 2355, 2 pages.
Bergman et al., “RTD/CMOS Nanoelectronic Circuits: Thin-Film InP-based Resonant Tunneling Diodes Integrated with CMOS circuits,” 20 Electron Device Letters 3, 1999, pp. 119-122.
Blakeslee, “The Use of Superlattices to Block the Propagation of Dislocations in Semiconductors,” Mat. Res. Soc. Symposium Proceedings 148, 1989, pp. 217-227.
Bogumilowicz et al., “Chemical Vapour Etching of Si, SiGe and Ge with HCL: Applications to the Formation of Thin Relaxed SiGe Buffers and to the Revelation of Threading Dislocations,” 20 Semicond. Sci. Tech. 2005, pp. 127-134.
Borland, “Novel Device structures by selective epitaxial growth (SEG),” Electron Devices Meeting, vol. 33, 1987, pp. 12-15.
Bryskiewicz, “Dislocation filtering in SiGe and InGaAs buffer layers grown by selective lateral overgrowth method,” Applied Physics Letters, vol. 66, No. 10, Mar. 6, 1995, pp. 1237-1239.
Burenkov et al., “Corner Effect in Double and Triple Gate FinFETs” European solid-state device research, 33rd Conference on Essderc '03 Sep. 16-18, 2003, Piscataway, NJ, USA, IEEE, vol. 16, pp. 135-38, XPo10676716.
Bushroa et al., “Lateral epitaxial overgrowth and reduction in defect density of 3C—SiC on patterned Si substrates,” Journal of Crystal Growth, vol. 271, No. 1-2, Oct. 15, 2004, pp. 200-206.
Calado, et al., “Modeling of a resonant tunneling diode optical modulator,” University of Algarve, Department of Electronics and Electrical Engineering, 2005, pp. 96-99.
Campo et al., “Comparison of Etching Processes of Silicon and Germanium in SF6-O2 Radio-Frequency Plasma,” 13 Journal of Vac. Sci. Tech., B-2, 1995, pp. 235-241.
Cannon et al., “Monolithic Si-based Technology for Optical Receiver Circuits,” Proceedings of SPIE, vol. 4999, 2003, pp. 145-155.
Chan et al., “Influence of Metalorganic Sources on the Composition Uniformity of Selectively Grown GaxIn1-xP,” Japan. Journal of Applied Physics, vol. 33, 1994, pp. 4812-4819.
Chang et al. “3-D simulation of strained Si/SiGe heterojunction FinFETs” Semiconductor Device Research Symposium, Dec. 10-12, 2003, pp. 176-177.
Chang et al., “Effect of growth temperature on epitaxial lateral overgrowth of GaAs on Si substrate,” Journal of Crystal Growth, vol. 174, No. 1-4, Apr. 1997, pp. 630-634.
Chang et al., “Epitaxial Lateral Overgrowth of Wide Dislocation-Free GaAs on Si Substrates,” Electrochemical Society Proceedings, vol. 97-21, May 13, 1998, pp. 196-200.
Chau et al., Opportunities and Challenges of III-V Nanoelectronics for Future High-Speed, Low Power Logic Applications, IEEE CSIC Digest, 2005, pp. 17-20.
Chen et al., “Dislocation reduction in GaN thin films via lateral overgrowth from trenches,” Applied Physics Letters, vol. 75, No. 14, Oct. 4, 1999, pp. 2062-2063.
Chengrong, et al., “DBRTD with a high PVCR and a peak current density at room temperature,” Chinese Journal of Semiconductors vol. 26, No. 10, Oct. 2005, pp. 1871-1874.
Choi et al., “Monolithic Integration GaAs/AlGaAs LED and Si Driver Circuit,” 9 Electron Device Letters 10, Oct. 1988, 3 pages.
Choi et al., “Monolithic Integration of GaAs/AlGaAs Double-Heterostructure LEDs and Si MOSFETs,” Electron Device Letters, vol. EDL-7, No. 9, Sep. 1986, 3 pages.
Choi et al., “Monolithic Integration of Si MOSFETs and GaAs MESFETs,” Electron Device Letters, vol. EDL-7, No. 4, Apr. 1986, 3 pages.
Choi, et al., “Low-voltage low-power K-band balanced RTD-based MMIC VCO,” 2006 IEEE, Department of EECS, Korea Advanced Institute of Science and Technology, 2006, pp. 743-746.
Cloutier et al., “Optical gain and stimulated emission in periodic nanopatterned crystalline silicon,” Nature Materials, Nov. 2005, 5 pages.
Currie et al., “Carrier Mobilities and Process Stability of Strained Si n- and p-MOSFETs on SiGe Virtual Substrates,” J. Vacuum Science Technology, B, vol. 19, No. 6, 2001, pp. 2268-2279.
Dadgar et al., “MOVPE growth of GaN on Si (111) substrates,” Journal of Crystal Growth, vol. 248, Feb. 1, 2003, pp. 556-562.
Datta et al., “Silicon and III-V Nanoelectronics,” IEEE International Conference on Indium Phosphide & Related Materials, 2005, pp. 7-8.
Datta et al., “Ultrahigh-Speed 0.5 V Supply Voltage In0.7Ga0.3As Quantum-Well Transistors on Silicon Substrate,” 28 Electron Device Letters 8, 2007, pp. 685-687.
Davis et al., “Lateral epitaxial overgrowth of and defect reduction in GaN thin films,” Lasers and Electro-Optics Society Annual Meeting (1998) LEOS '98. IEEE, vol. 1, Dec. 1-4, 1998, pp. 360-361.
De Boeck et al., “The fabrication on a novel composite GaAs/SiO2 nucleation layer on silicon for heteroepitaxial overgrowth by molecular beam Epitaxy,” Material Science and Engineering, B9, 1991, pp. 137-141.
Donaton et al., “Design and Fabrication of MOSFETs with a Reverse Embedded SiGe (Rev. e-SiGe) Structure,” 2006 IEDM, pp. 465-468.
Dong et al., “Selective area growth of InP through narrow openings by MOCVD and its application to inP HBT,” Indium Phosphide and Related Materials, International Conference, May 12-16, 2003, pp. 389-392.
Dong, Y., et al, “Selective area growth of InP through narrow openings by MOCVD and its application to InP HBT,” 2003 International Conference on Indium Phosphide and Related Materials, May 12-16, 2003, pp. 389-392.
European Patent Office, Extended European Search Report and Search Opinion dated Jan. 26, 2011 in EP Patent Application No. 10003084.0-2203 (9 pages).
European Search Report issued by the European Patent Office dated Dec. 15, 2010 in European Patent Application No. 10002884.4 (10 pages).
Fang et al., “Electrically pumped hybrid AlGaInAs-silicon evanescent laser,” 14 Optics Express 20, 2006, pp. 9203-9210.
Feltin et al., “Epitaxial lateral overgrowth of GaN on Si (111),” Journal of Applied Physics, vol. 93, No. 1, Jan. 1, 2003, pp. 182-185.
Feng et al., “Integration of Germanium-on Insulator and Silicon Substrate,” 27 Electron Device Letters 11, 2006, pp. 911-913.
Fiorenza et al., “Film Thickness Constraints for Manufacturable Strained Silicon CMOS,” 19 Semiconductor Science Technology, 2004, p. L4.
Fischer et al., “Elastic stress relaxation in SiGe epilayers on patterned Si substrates,” 75 Journal of Applied Physics 1, 1994, pp. 657-659.
Fischer et al., “State of stress and critical thickness of Strained small-area SiGe layers,” Phys. Stat. Sol. (a) vol. 171, 1999, pp. 475-485.
Fitzgerald et al., “Elimination of Dislocations in Heteroepitaxial MBE and RTCVD GexSi1-x Grown on Patterned Si Substrates,” Journal of Electronic Materials, vol. 19, No. 9, 1990, pp. 949-955.
Fitzgerald et al., “Epitaxial Necking in GaAs Growth on Pre-patterned Si Substrates,” Journal of Electronic Materials, vol. 20, No. 10, 1991, pp. 839-853.
Fitzgerald et al., “Nucleation Mechanisms and the Elimination of Misfit Dislocations at Mismatched Interfaces by Reduction in Growth Areas,” Journal of Applied Physics, vol. 65, No. 6, Mar. 15, 1989, pp. 2220-2237.
Fitzgerald et al., “Structure and recombination in InGaAs/GaAs heterostructures,” 63 Journal of Applied Physics, vol. 3, 1988, pp. 693-703.
Fitzgerald et al., “Totally relaxed GexSi1-x layers with low threading dislocation densities grown on Si Substrates,” vol. 59, Applied Physics Letters 7, 1991, pp. 811-813.
Fitzgerald, “The Effect of Substrate Growth Area on Misfit and Threading Dislocation Densities in Mismatched Heterostructures,” Journal of Vacuum Science Technology, vol. 7, No. 4, Jul./Aug. 1989, pp. 782-788.
Gallagher et al., “Development of the magnetic tunnel junction MRAM at IBM: From first junctions to a 16-MB MRAM demonstrator chip,” 50 IBM J. Research & Dev. 1, Jan. 2006, pp. 5-23A.
Gallas et al., “Influence of Doping on Facet Formation at the SiO2/Si Interface,” Surface Sci. 440, 1999, pp. 41-48.
Geppert, “Quantum transistors: toward nanoelectronics,” IEEE Spectrum, Sep. 2000, pp. 46-51.
Gibbon et al., “Selective-area low-pressure MOCVD of GaInAsP and related materials on planar InP substrates,” Semicond. Sci. Tech. vol. 8, 1993, pp. 998-1010.
Glew et al., “New DFB grating structure using dopant-induced refractive index step,” J. Crystal Growth 261, 2004, pp. 349-354.
Golka, et al., “Negative differential resistance in dislocation-free GaN/AlGan double-barrier diodes grown on bulk GaN,” 88 Applied Physics Letters 17, Apr. 2006, pp. 172106-1-172106-3.
Goodnick, S.M., “Radiation Physics and Reliability Issues in III-V Compound Semiconductor Nanoscale Heterostructure Devices,” Final Technical Report, Arizona State Univ. Dept. Electrical & Computer Eng, 80 pages, 1996-1999.
Gould et al., “Magnetic resonant tunneling diodes as voltage-controlled spin selectors,” 241 Phys. Stat. Sol. (B), vol. 3, 2004, pp. 700-703.
Groenert et al., “Monolithic integration of room-temperature cw GaAs/AlGaAs lasers on Si substrates via relaxed graded GeSi buffer layers,” 93 Journal of Applied Physics, No. 362, Jan. 2003, pp. 362-367.
Gruber, et al., “Semimagnetic Resonant Tunneling Diodes for Electron Spin Manipulation,” Nanostructures: Physics & Technology, 8th International Symposium, 2000, pp. 483-486.
Gustafsson et al., “Cathodoluminescence from relaxed GexSi1-x grown by heteroepitaxial lateral overgrowth,” Journal of Crystal Growth 141, 1994, pp. 363-370.
Gustafsson et al., “Investigations of high quality GexSi1-x grown by heteroepitaxial lateral overgrowth using cathodoluminescence,” Inst. Phys. Conf. Ser., No. 134, Section 11, Apr. 1993, pp. 675-678.
Hammerschmidt, “Intel to Use Trigate Transistors from 2009 on,” EETIMES Online, available at: http://www.eetimes.com/showArticle.jhtml?articleID=189400035 (Jun. 12, 2006). 1 page.
Hasegawa, et al., “Sensing Terahertz Signals with III-V Quantum Nanostructures,” Quantum Sensing: Evolution and Revolution from Past to Future, SPIE 2003, pp. 96-105.
Hayafuji et al., Japan, Journal of Applied Physics, vol. 29, 1990, pp. 2371.
Hersee et al., “The Controlled Growth of GaN Nanowires,” Nano Letters, vol. 6, No. 8, 2006, pp. 1808-1811.
Hiramatsu et al., “Fabrication and characterization of low defect density GaN using facet-controlled epitaxial lateral overgrowth (FACELO),” Journal of Crystal Growth, vol. 221, Dec. 2000, pp. 316-326.
Hollander et al., “Strain and Misfit Dislocation Density in Finite Lateral Size Si1-xGex/Si Films Grown by Selective Epitaxy,” Thin Solid Films, vol. 292, 1997, pp. 213-217.
Hu et al., “Growth of Well-Aligned Carbon Nanotube arrays on Silicon Substrates Using Porous Alumina Film as a Nanotemplate,” 79 Applied Physics Letters 19, 2001, 3 pages.
Huang et al., “Electron and Hole Mobility Enhancement in Strained SOI by Wafer Bonding,” 49 IEEE Transactions on Electron Devices 9, 2002, pp. 1566-1570.
Hydrick et al., “Chemical Mechanical Polishing of Epitaxial Germanium on Si02-patterned Si(001) Substrates,” ECS Transactions, 16 (10), 2008, (pp. 237-248).
Intel Press Release, “Inters Tri-Gate Transistor to Enable Next Era in Energy-Efficient Performance,” Intel Corporation (Jun. 12, 2006). 2 pages.
Intel to Develop Tri-Gate Transistors Based Processors, available at: http://news.techwhack.com/3822/tri-gate-transistors/ (Jun. 13, 2006) 6 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2006/019152 dated Nov. 29, 2007, 2 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2006/029247 dated Feb. 7, 2008, 12 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2006/033859 dated Mar. 20, 2008, 14 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2007/019568 dated Mar. 19, 2009, 10 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2007/020181 dated Apr. 2, 2009, 9 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2007/020777 dated Apr. 9, 2009, 12 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2007/021023 dated Apr. 9, 2009, 8 pages.
International Preliminary Report on Patentability for International Application No. PCT/US2007/022392 dated Apr. 30, 2009, 14 pages.
International Search Report and Written Opinion for International Application No. PCT/US2006/019152 dated Oct. 19, 2006, 11 pages.
International Search Report and Written Opinion for International Application No. PCT/US2006/029247 dated May 7, 2007, 19 pages.
International Search Report and Written Opinion for International Application No. PCT/US2006/033859 dated Sep. 12, 2007, 22 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/007373, dated Oct. 5, 2007, 13 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/019568 dated Feb. 6, 2008, 13 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/020181 dated Jan. 25, 2008, 15 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/020777 dated Feb. 8, 2008, 18 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/021023 dated Jun. 6, 2008, 10 pages.
International Search Report and Written Opinion for International Application No. PCT/US2007/022392 dated Apr. 11, 2008, 20 pages.
International Search Report and Written Opinion for International Application No. PCT/US2008/068377, dated Jul. 6, 2009, 19 pages.
International Search Report for International Application No. PCT/US2006/019152, dated May 17, 2005. 11 pages.
International Technology Roadmap for Semiconductors—Front End Processes, pp. 1-62 (2005).
Ipri et al., “MONO/POLY technology for fabricating low-capacitance CMOS integrated circuits,” Electron Devices, IEEE Transactions, vol. 35, No. 8, Aug. 1988 pp. 1382-1383.
Ishibashi, et al., “3rd Topical Workshop on Heterostructure Microelectronics for Information Systems Applications,” Aug.-Sep. 1998, 115 pages.
Ishitani et al., “Facet Formation in Selective Silicon Epitaxial Growth,” 24 Japan, Journal of Applied Physics, vol. 10, 1985, pp. 1267-1269.
Ismail et al., “High-quality GaAs on Sawtooth-patterned Si Substrates,” 59 Applied Physics Letters 19, 1991, pp. 2418-2420.
Jain et al., “Stresses in strained GeSi stripes and quantum structures: calculation using the finite element method and determination using micro-Raman and other measurements,” Thin Solid Films 292, 1997, pp. 218-226.
Jeong, et al., “Performance improvement of InP-based differential HBT VCO using the resonant tunneling diode,” 2006 International Conf. on Indium Phosphide and Related Mat. Conf. Proc., pp. 42-45.
Ju et al., “Epitaxial lateral overgrowth of gallium nitride on silicon substrate,” Journal of Crystal Growth, vol. 263, No. 1-4, Mar. 1, 2004, pp. 30-34.
Kamins et al., “Kinetics of Selective Epitaxial Depostion of Si1-xGex,” Hewlett-Packard Company, Palo Alto, CA, Appl. Phys. Lett. 61 (6), Aug. 10, 1992 (pp. 669-671).
Kamiyama, et al., “UV laser diode with 350.9-nm-lasing wavelength grown by hetero-epitaxial-lateral overgrowth technology,” Selected Topics in Quantum Electronics, IEEE Journal of Selected Topics in Quantum Electronics, vol. 11, No. 5, Sep.-Oct. 2005, pp. 1069-1073.
Kamiyama, et al., “UV light-emitting diode fabricated on hetero-ELO-grown Al0.22Ga0.78N with low dislocation density,” Physica Status Solidi A, vol. 192, No. 2, Aug. 2002, pp. 296-300.
Kawai, et al., “Epitaxial Growth of InN Films and InN Nano-Columns by RF-MBE,” The Institute of Electronics, Information and Communication Engineers, Gijutsu Kenkyu, vol. 13, No. 343 (CPM2003 102-116), 2003, pp. 33-37.
Kazi et al., “Realization of GaAs/AlGaAs Lasers on Si Substrates Using Epitaxial Lateral Overgrowth by Metalorganic Chemical Vapor Deposition,” Japan, Journal of Applied Physics, vol. 40, 2001, pp. 4903-4906.
Kidoguchi et al., “Air-bridged lateral epitaxial overgrowth of GaN thin Films,” Applied Physics Letters, vol. 76, No. 25, Jun. 19, 2000, pp. 3768-3770.
Kim et al., “Silicon-Based Field-Induced Band-to-Band Tunneling Effect Transistor,” IEEE Electron Device Letters, No. 25, No. 6, 2004, pp. 439-441.
Kim, et al., “GaN nano epitaxial lateral overgrowth on holographically patterned substrates,” 2003 International Symposium on Compound Semiconductors, pp. 27-28.
Kimura et al., “Vibronic Fine Structure Found in the Blue Luminescence from Silicon Nanocolloids,” Japan, Journal of Applied Physics, vol. 38, 1999, pp. 609-612.
Klapper, “Generation and Propagation of Dislocations During Crystal Growth,” Mat. Chem. and Phys. vol. 66, 2000, pp. 101-109.
Knall et al., “Threading Dislocations in GaAs Grown with Free Sidewalls on Si mesas,” Journal of Vac. Sci. Technol. B, vol. 12, No. 6, Nov./Dec. 1994, pp. 3069-3074.
Kollonitsch, et al., “Improved Structure and Performance of the GaAsSb/InP Interface in a Resonant Tunneling Diode,” Journal of Crystal Growth, vol. 287, 2006, pp. 536-540.
Krishnamurthy, et al., “I-V characteristics in resonant tunneling devices: Difference Equation Method,” Journal of Applied Physics, vol. 84, Issue 9, Condensed Matter: Electrical and Magnetic Properties (PACS 71-76), 1998, 9 pages.
Krost et al., “GaN-based Optoelectronics on Silicon Substrates,” Materials Science & Engineering, B93, 2002, pp. 77-84.
Kusakabe, K. et al., Characterization of Overgrown GaN layers on Nano-Columns Grown by RF-Molecular Beam Epitaxy, Japan, Journal of Applied Physics, Part 2, vol. 40, No. 3A, 2001, pp. L192-194.
Kushida et al., “Epitaxial growth of PbTiO3 films on SrTiO3 by RF magnetron sputtering,” Ultrasonics, Ferroelectrics and Frequency Control, IEEE Transactions on Ultrasonics Ferroelectrics and Frequency Control, vol. 38, No. 6, Nov. 1991, pp. 656-662.
Kwok, “Barrier-Injection Transit Time Diode,” Complete Guide to Semiconductor Devices, 2nd ed., Chapter 18, 2002, pp. 137-144.
Lammers, “Trigate and High-k stack up vs. planar,” EETIMES Online, available at: http://www.eetimes.com/showArticle.jhtml?articleID=188703323&pgno=2&printable=true (Jun. 12, 2006). 2 pages.
Langdo et al., “High Quality Ge on Si by Epitaxial Necking,” Applied Physics Letters, vol. 76, No. 25, Jun. 19, 2000, pp. 3700-3702.
Langdo, “Selective SiGe Nanostructures,” PhD Thesis, Massachusetts Institute of Technology, Jun. 2001, 215 pages.
Lee et al., “Growth of GaN on a nanoscale periodic faceted Si substrate by metal organic vapor phase epitaxy,” Compound Semiconductors: Post-Conference Proceedings, Aug. 25-27, 2003, pp. 15-21.
Lee et al., “Strain-relieved, Dislocation-free InxGa1-xAs/GaAs(001) Heterostructure by Nanoscale-patterned Growth,” Applied Physics Letters, vol. 85, No. 18, Nov. 1, 2004, pp. 4181-4183.
Li et al., “Defect Reduction of GasAs Epitaxy on Si (001) Using Selective Aspect Ratio Trapping,” 91 Applied Physics Letters, 2007, pp. 021114-1-021114-3.
Li et al., “Heteroepitaxy of High-quality Ge on Si by Nanoscale Ge seeds Grown through a Thin Layer of SiO2,” Applied Physics Letters, vol. 85, No. 11, Sep. 13, 2004, pp. 1928-1930.
Li et al., “Monolithic Integration of GaAs/InGaAs Lasers on Virtual Ge Substrates via Aspect-Ratio Trapping,” Journal of The Electrochemical Society, vol. 156, No. 7, 2009, pp. H574-H578.
Li et al., “Morphological Evolution and Strain Relaxation of Ge Islands Grown on Chemically Oxidized Si (100) by Molecular-Beam Epitaxy,” Journal of Applied Physics, vol. 98, 2005, pp. 073504-1-073504-8.
Li et al., “Selective Growth of Ge on Si (100) through Vias of Si02 Nanotemplate Using Solid Source Molecular Beam Epitaxy,” Applied Physics Letters, vol. 83, No. 24, Dec. 15, 2003, pp. 5032-5034.
Liang et al., “Critical Thickness enhancement of Epitaxial SiGe films Grown on Small Structures,” Journal of Applied Physics, vol. 97, 2005, pp. 043519-1-043519-7.
Lim et al., “Facet Evolution in Selective Epitaxial Growth of Si by cold-wall ultrahigh vacuum chemical vapor deposition,” Journal of Vac. Sci. Tech., vol. B 22, No. 2, 2004, pp. 682.
Liu et al., “High Quality Single-crystal Ge on Insulator by Liquid-phase Epitaxy on Si Substrates,” Applied Physics Letters, vol. 84, No. 14, Apr. 4, 2004, pp. 2563-2565.
Liu et al., “Rapid Melt Growth of Germanium Crystals with Self Aligned Microcrucibles on Si Substrates,” Journal of the Electrochemical Society, vol. 152, No. 8, 2005, pp. G688-G693.
Loo et al., “Successful Selective Epitaxial Si1-xGex Deposition Process for HBT-BiCMOS and High Mobility Heterojunction pMOS Applications,” 150 Journal of Electrochemical Society 10, 2003, pp. G638-G647.
Lourdudoss et al., “Semi-insulating epitaxial layers for optoelectronic devices,” Semiconducting and Insulating Materials Conference, SIMC-XL, 2000, pp. 171-178.
Luan et al., “High-quality Ge Epilayers on Si with Low Threading-dislocation Densities,” Applied Physics Letters, vol. 75, No. 19, Nov. 8, 1999, pp. 2909-2911.
Luan, “Ge Photodetectors for Si Microphotonics,” PhD Thesis, Massachusetts Institute of Technology, Department of Materials Science & Engineering, Jan. 12, 2001, 155 pages.
Lubnow et al., “Effect of III/V-Compound Epitaxy on Si Metal-Oxide-Semiconductor Circuits,” Japan, Journal of Applied Physics, vol. 33, 1994, pp. 3628-3634.
Luo et al., Enhancement of (In,Ga)N Light-Emitting Diode Performance by Laser Liftoff and Transfer From Sapphire to Silicon, IEEE Photonics Technology Letters, vol. 14, No. 10, 2002, pp. 1400-1402.
Luryi et al., “New Approach to the High Quality Epitaxial Growth of Latticed-Mismatched Materials,” Applied Physics Letters, vol. 49, No. 3, Jul. 21, 1986, pp. 140-142.
Ma, et al., “A small signal equivalent circuit model for resonant tunneling diode,” Chinese Physics Letters, vol. 23, No. 8, Aug. 2006, pp. 2292-2295.
Ma, et al., “Fabrication of an AlAs/In0.53/Ga0.47/As/InAs resonant tunneling diode on InP substrate for high-speed circuit applications,” 27 Chinese J. Semiconductors 6, Jun. 2006, pp. 959-962.
Maekawa, et al., “High PVCR Si/Si1—x/Gex DW RTD formed with a new triple-layer buffer,” Materials Science in Semiconductor Processing, vol. 8, 2005, pp. 417-421.
Maezawa, et al., “Metamorphic resonant tunneling diodes and its application to chaos generator ICs,” 44 Jap. J. Applied Physics, Part 1, No. 7A, Jul. 2005, pp. 4790-4794.
Maezawa, et al., “InP-based resonant tunneling diode/HEMT integrated circuits for ultrahigh-speed operation,” IEEE Nagoya University, Institute for Advanced Research, 2006, pp. 252-257.
Martinez et al., “Characterization of GaAs Conformal Layers Grown by Hydride Vapour Phase Epitaxy on Si Substrates by Microphotoluminescence Cathodoluminescence and MicroRaman,” Journal of Crystal Growth, vol. 210, 2000, pp. 198-202.
Matsunaga et al., “A New Way to Achieve Dislocation-Free Heteroepitaxial Growth by Molecular Beam Epitaxy: Vertical Microchannel Epitaxy,” Journal of Crystal Growth, vol. 237-239, 2002, pp. 1460-1465.
Matthews et al., “Defects in Epitaxial Multilayers-Misfit Dislocations,” Journal of Crystal Growth, vol. 27, 1974, pp. 118-125.
Monroy, et al., “High UV/visible Contrast Photodiodes Based on Epitaxial Lateral Overgrown GaN layers,” Electronics Letters, vol. 35, No. 17, Aug. 19, 1999, pp. 1488-1489.
Nakano et al., “Epitaxial Lateral Overgrowth of AIN Layers on Patterned Sapphire Substrates,” Source: Physica Status Solidi A, vol. 203, No. 7, May 2006, pp. 1632-1635.
Nam et al., “Lateral Epitaxy of Low Defect Density GaN Layers via Organometallic Vapor Phase Epitaxy,” Applied Physics Letters, vol. 71, No. 18, Nov. 3, 1997, pp. 2638-2640.
Naoi et al., “Epitaxial Lateral Overgrowth of GaN on Selected-area Si (111) Substrate with Nitrided Si Mask,” Journal of Crystal Growth, vol. 248, 2003, pp. 573-577.
Naritsuka et al., “InP Layer Grown on (001) Silicon Substrate by Epitaxial Lateral Overgrowth,” Japan, Journal of Applied Physics, vol. 34, 1995, pp. L1432-L1435.
Naritsuka et al., “Vertical Cavity Surface Emitting Laser Fabricated on GaAs Laterally Grown on Si Substrate,” Electrochemical Society Proceedings, vol. 97, No. 21, pp. 86-90.
Neudeck, et al., “Novel silicon Epitaxy for advanced MOSFET devices,” Electron Devices Meeting, IEDM Technical Digest International, 2000, pp. 169-172.
Neumann et al., “Growth of III-V Resonant Tunneling Diode on Si Substrate with LP-MOVPE,” Journal of Crystal Growth, vol. 248, 2003, pp. 380-383.
Ng, Kwok K., “Resonant-Tunneling Diode,” Complete Guide to Semiconductor Devices, Chapter 10. Nov. 3, 2010, pp. 75-83.
Noborisaka, J., et al., “Catalyst-free growth of GaAs nanowires by selective-area metalorganic vapor-phase epitaxy,” Applied Physics Letters, vol. 86, May 16, 2005, pp. 213102-1-213102-3.
Noborisaka, J., et al., “Fabrication and characterization of freestanding GaAs/AlGaAs core-shell nanowires an AlGas nanotubes by suing selective-area metalorganic vapor phase epitaxy,” Applied Physics Letters, vol. 87, Aug. 24, 2005, No. 093109-1-0931093.
Noda, et al., “Current-voltage characteristics in double-barrier resonant tunneling diodes with embedded GaAs quantum rings,” Physica E 32, 2006, pp. 550-553.
Norman, et al., “Characterization of MOCVD Lateral Epitaxial Overgrown III-V Semiconductor Layers on GaAs Substrates,” Compound Semiconductors, Aug. 25-27, 2003, pp. 45-46.
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority for PCT/US2010/029552, Applicant: Taiwan Semiconductor Manufacturing Company, Ltd., dated May 26, 2010, 14 pages.
Oehrlein et al., “Studies of the Reactive Ion Etching of SiGe Alloys,” J. Vac. Sci. Tech, A9, No. 3, May/Jun. 1991, pp. 768-774.
Orihashi, et al., “Experimental and theoretical characteristics of sub-terahertz and terahertz oscillations of resonant tunneling diodes integrated with slot antennas,” 44 Jap. J. Applied Physics, Part 1, No. 11, Nov. 2005, pp. 7809-7815.
Pae, et al., “Multiple Layers of Silicon-on-Insulator Islands Fabrication by Selective Epitaxial Growth,” Electron Device Letters, IEEE, vol. 20, No. 5, May 1999, pp. 194-196.
Parillaud et al., “High Quality InP on Si by Conformal Growth,” Applied Physics Letters, vol. 68, No. 19, May 6, 1996, pp. 2654-2656.
Park et al., “Defect Reduction and its Mechanism of Selective Ge Epitaxy in Trenches on Si(001) Substrates Using Aspect Ratio Trapping,” Mat. Res. Society Symp. Proc., vol. 994, 2007, 6 pages.
Park et al., “Fabrication of Low-Defectivity, Compressively Strained Geon Si0.2Ge0.8 Structures Using Aspect Ratio Trapping,” Journal of the Electrochemical Society, vol. 156, No. 4, 2009, pp. H249-H254.
Park et al., “Growth of Ge Thick Layers on Si (001) Substrates Using Reduced Pressure Chemical Vapor Deposition,” 45 Japan, Journal of Applied Physics, vol. 11, 2006, pp. 8581-8585.
Partial International Search for International Application No. PCT/US2006/033859 dated Jun. 22, 2007, 7 pages.
Partial International Search Report for International Application No. PCT/US2008/004564 completed Jul. 22, 2009, dated Oct. 16, 2009, 5 pages.
Partial International Search Report for International Application No. PCT/US2008/068377, completed Mar. 19, 2008, dated Apr. 22, 2008, 3 pages.
PCT International Search Report of PCT/US2009/057493, from PCT/ISA/210, dated Mar. 22, 2010, Applicant: Amberwave System Corporation et al., 2 pages.
Pidin et al., “MOSFET Current Drive Optimization Using Silicon Nitride Capping Layer for 65-nm Technology Node,” Symposium on VLSI Technology, Dig. Tech. Papers, 2004, pp. 54-55.
Piffault et al., “Assessment of the Strain of InP Films on Si Obtained by HVPE Conformal Growth,” Indium Phosphide and Related Materials, Conference Proceedings, Sixth International Conference on Mar. 27-31, 1994, pp. 155-158.
Pribat et al., “High Quality GaAs on Si by Conformal Growth,” Applied Physics Letters, vol. 60, No. 17, Apr. 27, 1992, pp. 2144-2146.
Prost, ed. “QUDOS Technical Report,” 2002-2004, 77 pages.
Prost, et al., “High-speed InP-based resonant tunneling diode on silicon substrate,” Proceedings of the 31st European Solid-State Device Research Conf., 2005, pp. 257-260.
Radulovic, et al., “Transient Quantum Drift-Diffusion Modelling of Resonant Tunneling Heterostructure Nanodevices,” Physics of Semiconductors: 27th International Conference on the Physics of Semiconductors—ICPS-27, Jun. 2005 AIP Conf. Proc., pp. 1485-1486.
Reed et al., “Realization of a Three-Terminal Resonant Tunneling Device: The Bipolar Quantum Resonant Tunneling Transistor,” 54 Applied Physics Letters 11, 1989, p. 1034.
Ren et al., “Low-dislocation-density, Nonplanar GaN Templates for Buried Heterostructure Lasers Grown by Lateral Epitaxial Overgrowth,” Applied Physics Letters, vol. 86, No. 11, Mar. 14, 2005, pp. 111901-1-3.
Rim et al., “Enhanced Hole Mobilities in Surface-Channel Strained-Si p-MOSFETs,” 1995 IEDM, pp. 517-520.
Rim et al., “Fabrication and Mobility Characteristics of Ultra-thin Strained Si Directly on Insulator (SSDOI) MOSFETs,” IEDM Tech. Dig., 2003, pp. 49-52.
Ringel et al., “Single-junction InGaP/GaAs Solar Cells Grown on Si Substrates with SiGe Buffer Layers,” Prog. Photovolt., Res. & Applied, vol. 10, 2002, pp. 417-426.
Rosenblad et al., “A Plasma Process for Ultrafast Deposition of SiGe Graded Buffer Layers,” 76 Applied Physics Letters 4, 2000, pp. 427-429.
Sakai, “Defect Structure in Selectively Grown GaN Films with Low Threading Dislocation Density,” Applied Physics Letters 71, vol. 16, 1997, pp. 2259-2261.
Sakai, “Transmission Electron Microscopy of Defects in GaN Films Formed by Epitaxial Lateral Overgrowth,” 73 Applied Physics Letters 4, 1998, pp. 481-483.
Sakawa et al., “Effect of Si Doping on Epitaxial Lateral Overgrowth of GaAs on GaAs-Coated Si Substrate,” Japan, Journal of Applied Physics, vol. 31, 1992, pp. L359-L361.
Sass, et al., “Strain in GaP/GaAs and GaAs/GaP resonant tunneling heterostructures,” Journal of Crystal Growth, vol. 248, Feb. 2003, pp. 375-379.
Schaub, et al., “Resonant-Cavity-Enhanced High-Speed Si photodiode Grown by Epitaxial Lateral Overgrowth,” Photonics Technology Letters, IEEE, vol. 11, No. 12, Dec. 1999, pp. 1647-1649.
Seabaugh et al., Promise of Tunnel Diode Integrated Circuits, Tunnel Diode and CMOS/HBT Integration Workshop, Naval Research Laboratory, Dec. 9, 1999, 13 pages.
Shahidi, et al., “Fabrication of CMOS on Ultrathin SOI Obtained by Epitaxial Lateral Overgrowth and Chemical-Mechanical Polishing,” Electron Devices Meeting, Technical Digest, International, Dec. 9-12, 1990, pp. 587-590.
Shichijo et al., “Co-Integration of GaAs MESFET & SI CMOS Circuits,” 9 Elec. Device Letters 9, Sep. 1988, pp. 444-446.
Shubert, E.F., “Resonant tunneling diode (RTD) structures,” Rensselear Polytechnic Institute, 2003, pp. 1-14.
Siekkinen, et al., “Selective Epitaxial Growth Silicon Bipolar Transistors for Material Characterization,” Electron Devices, IEEE Transactions on Electron Devices, vol. 35, No. 10, Oct. 1988, pp. 1640-1644.
Su et al., “Catalytic Growth of Group III-nitride Nanowires and Nanostructures by Metalorganic Chemical Vapor Deposition,” Applied Physics Letters, vol. 86, 2005, pp. 013105-1-013105-3.
Su et al., “New Planar Self-Aligned Double-Gate Fully-depleted P-MOSFETs Using Epitaxial Lateral Overgrowth (ELO) and selectively grown source/drain (S/D),” 2000 IEEE Int'l. SOI Conf., pp. 110-111.
Sudirgo et al., “Si-Based Resonant Interband Tunnel Diode/CMOS Integrated Memory Circuits,” Rochester Institute of Technology, IEEE, 2006, pp. 109-112.
Suhara, et al, “Characterization of argon fast atom beam source and its application to the fabrication of resonant tunneling diodes,” 2005 International Microprocesses and Nanotechnology Conf. Di. of Papers, 2005, pp. 132-133.
Sun et al., Electron resonant tunneling through InAs/GaAs quantum dots embedded in a Schottky diode with an AlAs insertion layer, 153 J. Electrochemical Society 153, 2006, pp. G703-G706.
Sun et al., “Room-temperature observation of electron resonant tunneling through InAs/AlAs quantum dots,” 9 Electrochemical and Solid-State Letters 5, May 2006, pp. G167-G170.
Sun et al., “InGaAsP Multi-Quantum Wells at 1.5 /splmu/m Wavelength Grown on Indium Phosphide Templates on Silicon,” Indium Phosphide and Related Materials, May 12-16, 2003, pp. 277-280.
Sun et al., “Selective Area Growth of InP on InP Precoated Silicon Substrate by Hydride Vapor Phase epitaxy,” Indium Phosphide and Related Materials Conference, IPRM. 14th, 2002, pp. 339-342.
Sun et al., “Sulfur Doped Indium Phosphide on Silicon Substrate Grown by Epitaxial Lateral Overgrowth,” Indium Phosphide and Related Materials 16th IPRM, May 31-Jun. 4, 2004, pp. 334-337.
Sun et al., “Temporally Resolved Growth of InP in the Opening Off-Oriented from [110] Direction,” Idium Phosphide and Related Materials, Conference Proceedings, 2000 International Conference, pp. 227-230.
Sun et al., “Thermal Strain in Indium Phosphide on Silicon Obtained by Epitaxial Lateral Overgrowth,” 94 Journal of Applied Physics 4, 2003, pp. 2746-2748.
Suryanarayanan et al., “Microstructure of Lateral Epitaxial Overgrown InAs on (100) GaAs Substrates,” Applied Physics Letters, vol. 83, No. 10, Sep. 8, 2003, pp. 1977-1979.
Suzuki, et al., “Mutual injection locking between sub-THz oscillating resonant tunneling diodes,” Japan Science and Technology Agency, IEEE, Joint 30th International Conference on Infrared and Millimeter Waves & 13th International Conference on Terahertz Electronics, 2005, pp. 150-151.
Takasuka et al., “AlGaAs/InGaAs DFB Laser by One-Time Selective MOCVD Growth on a Grating Substrate,” 43 Japan, Journal of Applied Physics, 4B, 2004, pp. 2019-2022.
Takasuka et al., “InGaAs/AlGaAs Quantum Wire DFB Buried HeteroStructure Laser Diode by One-Time Selective MOCVD on Ridge Substrate,” 44 Japan, Journal of Applied Physics, 4B, 2005, pp. 2546-2548.
Tamura et al., “Heteroepitaxy on High-Quality GaAs on Si for Optical Interconnections on Si Chip,” Proceedings of the SPIE, vol. 2400, 1995, pp. 128-139.
Tamura et al., “Threading Dislocations in GaAs on Pre-patterned Si and in Post-patterned GaAs on Si,” Journal of Crystal Growth, vol. 147, 1995, pp. 264-273.
Tanaka et al., “Structural Characterization of GaN Lateral Overgrown on a (111) Si Substrate,” Applied Physics Letters, vol. 79, No. 7, Aug. 13, 2001, pp. 955-957.
Thean et al., “Uniaxial-Biaxial Hybridization for Super-Critical Strained-Si Directly on Insulator (SC-SSOI) PMOS with Different Channel Orientations,” IEEE, 2005, pp. 1-4.
Thelander, et al., “Heterostructures incorporated in one-dimensional semiconductor materials and devices,” Physics of Semiconductors, vol. 171, 2002, 1 page. Abstract Only.
Thompson et al., “A Logic Nanotechnology Featuring Strained-Silicon,” 25 IEEE Electron Device Letters 4, 2004, pp. 191-193.
Ting, et al., “Modeling Spin-Dependent Transport in InAS/GaSb/AlSb Resonant Tunneling Structures,” 1 J. Computational Electronics, 2002, pp. 147-151
Tomiya et al., “Dislocation Related Issues in the Degradation of GaN-Based Laser Diodes,” Selected Topics in Quantum Electronics, IEEE Journal of Selected Topics in Quantum Electronics, vol. 10, No. 6, Nov./Dec. 2004, pp.
Tomiya, “Dependency of crystallographic tilt and defect distribution of mask material in epitaxial lateral overgrown GaN layers,” Applied Physics Letters vol. 77, No. 5, pp. 636-638.
Tran et al., “Growth and Characterization of InP on Silicon by MOCVD,” Journal of Crystal Growth, vol. 121, 1992, pp. 365-372.
Tsai, et al., “InP/InGaAs resonant tunneling diode with six-route negative differential resistances,” 13th European Gallium Arsenide and other Compound Semiconductors Application Symp., 2006, pp. 421-423.
Tsang et al., “The heteroepitaxial Ridge-Overgrown Distributed Feedback Laser,” Quantum Electronics, IEEE Journal of Quantum Electronics, vol. 21, No. 6, Jun. 1985, pp. 519-526.
Tsaur, et al., “Low-Dislocation-Density GaAs epilayers Grown on Ge-Coated Si substrates by Means of Lateral Epitaxial Overgrowth,” Applied Physics Letters, vol. 41, No. 15, Aug. 1982, pp. 347-349.
Tseng et al., “Effects of Isolation Materials on Facet Formation for Silicon Selective Epitaxial Growth,” 71 Applied Physics Letters 16, 1997, pp. 2328.
Tsuji et al., Selective Epitaxial Growth of GaAs on Si with Strained Sort-period Superlattices by Molecular Beam Epitaxy under Atomic Hydrogen Irradiation, J. Vac. Sci. Technol. B, vol. 22, No. 3, May/Jun. 2004, pp. 1428-1431.
Usuda et al., “Strain Relaxation of Strained-Si Layers on SiGe-on-Insulator (SGOI) Structures After Mesa Isolation,” Applied Surface Science, vol. 224, 2004, pp. 113-116.
Usui et al., “Thick GaN Epitaxial Growth with Low Dislocation Density by Hydride Vapor Phase Epitaxy,” vol. 36, Japan, Journal of Applied Physics, 1997, pp. L899-L902.
Vanamu et al., “Epitaxial Growth of High-Quality Ge Films on Nanostructured Silicon Substrates,” Applied Physics Letters, vol. 88, 2006, pp. 204104.1-204-104.3.
Vanamu et al., “Growth of High Quality Ge/Si1-xGex on Nano-scale Patterned Si Structures,” J. Vac. Sci. Technology. B, vol. 23, No. 4, Jul./Aug. 2005, pp. 1622-1629.
Vanamu et al., “Heteroepitaxial Growth on Microscale Patterned Silicon Structures,” Journal of Crystal Growth, vol. 280, 2005, pp. 66-74.
Vanamu et al., “Improving Ge SisGe1-x Film Quality through Growth onto Patterned Silicon Substrates,” Advances in Electronics Manufacturing Technology, Nov. 8, 2004, pp. 1-4.
Vescan et al., “Lateral Confinement by Low Pressure Chemical Vapor Deposition-Based Selective Epitaxial Growth of Si1-xGex/Si Nanostructures,” No. 81, Journal of Applied Physics 10, 1997, pp. 6709-6715.
Vetury et al., “First Demonstration of AlGaN/GaN Heterostructure Field Effect Transistor on GaN Grown by Lateral Epitaxial Overgrowth (ELO),” Inst. Phys. Conf. Ser. No. 162: Ch. 5, Oct. 1998, pp. 177-183.
Walker, et al., “Magnetotunneling spectroscopy of ring-shaped (InGa)As quantum dots: Evidence of excited states with 2pz character,” 32 Physica E 1-2, May 2006, pp. 57-60.
Wang et al, “Fabrication of Patterned Sapphire Substrate by Wet Chemical Etching for Maskless Lateral Overgrowth of GaN,” Journal of Electrochemical Society, vol. 153, No. 3, Mar. 2006, pp. C182-C185.
Watanabe, et al., “Fluoride resonant tunneling diodes on Si substrates,” IEEE International Semiconductor Device Research Symp. Dec. 2005, pp. 177-178.
Wernersson et al., “InAs Epitaxial Lateral Growth of W Marks,” Journal of Crystal Growth, vol. 280, 2005, pp. 81-86.
Williams et al., “Etch Rates for Micromachining Processing—Part II,” Journal of Microelectromechanical Systems, vol. 4, 1996, pp. 761-778.
Williams et al., “Etch Rates for Micromachining Processing—Part II,” Journal of Microelectromechnical Systems, vol. 5, No. 4, Dec. 1996, pp. 256-269.
Wu et al., “Enhancement-mode InP n-channel metal-oxide-semiconductor field-effect-transistors with atomic-layer-deposited Al2O3 dielectrics,” Applied Physics Letters 91, 022108-022110 (2007).
Wu et al., Gross-Sectional Scanning/Tunneling Microscopy Investigations of Cleaned III-V Heterostructures, Technical report, Dec. 1996, 7 pages.
Wu et al., “Inversion-type enhancement-mode InP MOSFETs with ALD Al2O3, HfAlO nanolaminates as high-k gate dielectrics,” Proceedings of the 65th Device Research Conf., 2007, pp. 49-52.
Wuu et al., “Defect Reduction and Efficiency Improvement of Near-Ultraviolet Emitters via Laterally Overgrown GaN on a GaN/Patterned Sapphire Template,” Applied Physics Letters, vol. 89, No. 16, Oct. 16, 2006, pp. 161105-1-3.
Xie et al., “From Porous Si to Patterned Si Substrate: Can Misfit Strain Energy in a Continuous Heteropitaxial Film Be Reduced?” Journal of Vacuum Science Technology, B, vol. 8, No. 2, Mar./Apr. 1990, pp. 227-231.
Xu et al., “Spin-Filter Devices Based on Resonant Tunneling Antisymmetrical Magnetic Semiconductor Hybrid Structures,” vol. 84, Applied Physics Letters 11, 2004, pp. 1955-1957.
Yamaguchi et al., “Analysis for Dislocation Density Reduction in Selective Area Growth GaAs Films on Si Substrates,” Applied Physics Letters, vol. 56, No. 1, Jan. 1, 1990, pp. 27-29.
Yamaguchi et al., “Defect Reduction Effects in GaAs on Si Substrates by Thermal Annealing,” Applied Physics Letters vol. 53, No. 23, 1998, pp. 2293.
Yamaguchi et al., GaAs Solar Cells Grown on Si Substrates for Space Use: Prog. Photovolt.: Res. Appl., vol. 9, 2001; pp. 191-201.
Yamaguchi et al., “Super-High-Efficiency Multi-junction Solar Cells,” Prog. Photovolt.: Res. Appl., vol. 13, 2005, pp. 125-132.
Yamamoto et al., “Optimization of InP/Si Heteroepitaxial Growth Conditions Using Organometallic Vapor Phase Epitaxy,” Journal of Crystal Growth, vol. 96, 1989, pp. 369-377.
Yang et al., “High Performance CMOS Fabricated on Hybrid Substrate with Different Crystal Orientations,” IEDM Tech. Dig., 2003, pp. 453-456.
Yang et al., “Selective Area Deposited Blue GaN-InGaN Multiple-quantum Well Light Emitting Diodes over Silicon Substrates,” Applied Physics Letter, vol. 76, No. 3, Jan. 17, 2000, pp. 273-275.
Yanlong, et al., “Monolithically fabricated OEICs using RTD and MSM,” Chinese Journal Semiconductors vol. 27, No. 4, Apr. 2006, pp. 641-645.
Yili, et al., “Physics-based hydrodynamic simulation of direct current characteristics in DBRTD,” 29 Chinese J. Electron Devices 2, Jun. 2006, pp. 365-368.
Yin et al., “Ultrathin Strained-SOI by Stress Balance on Compliant Substrates and Fet Performance,” 52 IEEE Trans. on Electron Devices 10, 2005, pp. 2207-2214.
Ying-Long, et al., “Resonant tunneling diodes and high electron mobility transistors integrated on GaAs substrates,” Chinese Physics Letters 23, vol. 3, Mar. 2006, pp. 697-700.
Yoon et al., “Selective Growth of Ge Islands on Nanometer-scale Patterned SiO2/Si Substrate by Molecular Beam Epitaxy,” Applied Physics Letters, vol. 89, 2006, pp. 063107.1-063107.3.
Yoshizawa et al., “Growth of self-Organized GaN Nanostructures on Al 2O3 (0001) by RF-Radial Source Molecular Beam Epitaxy”, Japan, Journal of Applied Physics, Part 2, vol. 36, No. 4B, 1997, pp. L459-L462.
Zamir et al., Thermal Microcrack Distribution Control in GaN Layers on Si Substrates by Lateral Confined Epitaxy, Applied Physics Letters, vol. 78, No. 3, Jan. 15, 2001, pp. 288-290.
Zang et al., “Nanoheteroepitaxial lateral overgrowth of GaN on nanoporous Si (111),” Applied Physics Letters, vol. 88, No. 14, Apr. 3, 2006, pp. 141925.
Zang et al., “Nanoscale lateral epitaxial overgrowth of GaN on Si (111),” Applied Physics Letters, vol. 87, No. 19 (Nov. 7, 2005) pp. 193106.1-193106.3.
Zela et al., “Single-crystalline Ge Grown Epitaxially on Oxidized and Reduced Ge/Si (100) Islands,” Journal of Crystal Growth, vol. 263, 2004, pp. 90-93.
Zhang et al., “Removal of Threading Dislocations from Patterned Heteroepitaxial Semiconductors by Glide to Sidewalls,” Journal of Electronic Materials, vol. 27, No. 11, 1998, pp. 1248-1253.
Zhang et al., “Strain Status of Self-Assembled InAs Quantum Dots,” Applied Physics Letters, vol. 77, No. 9, Aug. 28, 2000, pp. 1295-1297.
Zheleva et al., “Lateral Epitaxy and Dislocation Density Reduction in Selectively Grown GaN Structures,” Journal of Crystal Growth, vol. 222, No. 4, Feb. 4, 2001, pp. 706-718.
Zubia et al., “Initial Nanoheteroepitaxial Growth of GaAs on Si (100) by OMVPE,” Journal of Electronic Materials, vol. 30, No. 7, 2001, pp. 812-816.
Related Publications (1)
Number Date Country
20130252361 A1 Sep 2013 US
Provisional Applications (1)
Number Date Country
60852781 Oct 2006 US
Divisions (1)
Number Date Country
Parent 11875381 Oct 2007 US
Child 13903735 US