Claims
- 1. A low-profile DIMM, comprising:
(a) two or more printed circuit boards, bonded together to form a single multilayer board, having two sides, said board having a height of approximately 1.2 inches, and a width of approximately 5.25 inches; and (b) on each side, a multiplicity of SDRAM chips, each having a major axis; and (c) a multiplicity of other components, mounted on both sides of said multilayer board,
and wherein, on each side of the multilayer board the SDRAM chips are arranged in a single row, all their major axis perpendicular to the major axis of the multilayer board, said row further comprising a left group and a right group with a space between the groups, and wherein all the other components of significant size are mounted in the space between the left and right groups.
- 2. The DIMM of claim 1, wherein the left group further comprises 5 SDRAM chips, and wherein the right group further comprises 4 SDRAM chips.
- 3. The DIMM of claim 1, wherein the left group further comprises 4 SDRAM chips, and wherein the right group further comprises 5 SDRAM chips.
- 4. The DIMM of claims 1, 2 or 3, wherein each of the SDRAM chips further comprises a plurality of pins, the DIMM further comprising a multiplicity of SDRAM mounting areas, each comprising two rows, each row further comprising a plurality of pads, each pad electrically connected to one of the pins of a corresponding SDRAM chip, each such pad having an extension beyond the corresponding pin of about 0.1 mm after said pins are soldered to said pads.
- 5. The DIMM of claim 4, wherein the space between adjacent pads is between 0.127 mm and 0.750 mm.
- 6. The DIMM of claim 1, wherein the space between adjacent pads is between 0.127 mm and 0.750 mm.
- 7. The DIMM of claim 6, wherein the left group further comprises 5 SDRAM chips, and wherein the right group further comprises 4 SDRAM chips.
- 8. The DIMM of claim 6, wherein the left group further comprises 4 SDRAM chips, and wherein the right group further comprises 5 SDRAM chips.
- 9. The DIMM of claims 6, 7 or 8, wherein each of the SDRAM chips further comprises a plurality of pins, the DIMM further comprising a multiplicity of SDRAM mounting areas, each comprising two rows, each row further comprising a plurality of pads, each pad electrically connected to one of the pins of a corresponding SDRAM chip, each such pad having an extension beyond the corresponding pin of about 0.1 mm after said pins are soldered to said pads.
- 10. The DIMM of claim 9, further comprising a Register chip having a major axis, and wherein the register chip is mounted with its major axis parallel to the major axis of the DIMM.
- 11. The DIMM of claim 10, further comprising a PLL chip having a major axis, and wherein the PLL chip is mounted with its major axis parallel to the major axis of the DIMM.
- 12. The DIMM of claims 1, 2, 3, 6, 7 or 8 wherein the additional components further comprise a plurality of decoupling capacitors each having a major axis, and wherein each decoupling capacitor is mounted, with its major axis parallel to the major axis of the DIMM, in proximity to the SDRAM pin closes to an end of said SDRAM, and less than or equal to 0.7 mm from the body of the SDRAM.
- 13. A low-profile DIMM, comprising:
(a) two or more printed circuit boards, bonded together to form a single multilayer board, having two sides, said board having a height of approximately 1.2 inches, and a width of approximately 5.25 inches; and (b) on each side, a multiplicity of SDRAM chips, each having a major axis, arranged in a single row, all save one having its major axis perpendicular to the major axis of the multilayer board, said row further comprising a left group comprising 4 SDRAMS, and a right group comprising 4 SDRAMS with a space between the groups, and wherein the remaining SDRAM is mounted in the space between the groups, its major axis perpendicular to the major axis of the DIMM; and a multiplicity of other components, mounted on both sides of said multilayer board, all the other components of significant size are mounted in the space between the left and right groups.
- 14. The DIMM of claim 13, wherein each of the SDRAM chips further comprises a plurality of pins, the DIMM further comprising a multiplicity of SDRAM mounting areas, each comprising two rows, each row further comprising a plurality of pads, each pad electrically connected to one of the pins of a corresponding SDRAM chip, each such pad having an extension beyond the corresponding pin of 0.1 mm minimum after said pins are soldered to said pads.
- 15. The DIMM of claim 13 or 14, wherein the space between adjacent pads is between 0.127 mm and 0.750 mm.
- 16. The DIMM of claims 15, wherein each of the SDRAM chips further comprises a plurality of pins, the DIMM further comprising a multiplicity of SDRAM mounting areas, each comprising two rows, each row further comprising a plurality of pads, each pad electrically connected to one of the pins of a corresponding SDRAM chip, each such pad having an extension beyond the corresponding pin of about 0.1 mm minimum after said pins are soldered to said pads.
- 17. The DIMM of claim 13, wherein each of the SDRAM chips further comprises a plurality of pins, the DIMM further comprising a multiplicity of SDRAM mounting areas, each comprising two rows, each row further comprising a plurality of pads, each pad electrically connected to one of the pins of a corresponding SDRAM chip, each such pad having an extension beyond the corresponding pin of about 0.1 mm minimum after said pins are soldered to said pads.
- 18. The DIMM of claim 16, further comprising a Register chip having a major axis, and wherein the register chip is mounted with its major axis parallel to the major axis of the DIMM.
- 19. The DIMM of claim 18, further comprising a PLL chip having a major axis, and wherein the PLL chip is mounted with its major axis parallel to the major axis of the DIMM.
- 20. The DIMM of claims 13, 14 or 17 wherein the additional components further comprise a plurality of decoupling capacitors each having a major axis, and wherein each decoupling capacitor is mounted, with its major axis parallel to the major axis of the DIMM, in proximity to the SDRAM pin closes to an end of said SDRAM, and less than or equal to 0.7 mm from the body of the SDRAM.
- 21. The DIMM of claim 15 wherein the additional components further comprise a plurality of decoupling capacitors each having a major axis, and wherein each decoupling capacitor is mounted, with its major axis parallel to the major axis of the DIMM, in proximity to the SDRAM pin closes to an end of said SDRAM, and less than or equal to 0.7 mm from the body of the SDRAM.
- 22. The DIMM of claim 16, wherein the additional components further comprise a plurality of decoupling capacitors each having a major axis, and wherein each decoupling capacitor is mounted, with its major axis parallel to the major axis of the DIMM, in proximity to the SDRAM pin closes to an end of said SDRAM, and less than or equal to 0.7 mm from the body of the SDRAM.
Parent Case Info
[0001] This application claims priority based on Provisional Application No. 60/206,287, filed on May 23, 2000.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60206287 |
May 2000 |
US |