This invention relates to a process for the manufacture of trench type semiconductor devices and more specifically relates to a novel mask structure for such processes.
Mask structures are commonly used to control the etching of silicon trenches and for the control of the implantation of impurities into such structures. Such mask structures are complex and frequently cannot be used in connection with certain substrate materials, for example, silicon carbide (SiC) which requires long and high temperature process steps. It would be desirable to have a mask process that can be used with SiC substrates, including 4H silicon carbide, as well as other substrates such as silicon and the like, in which a single mask structure can be employed for the trench etch process or for both the trench etch and implantation process.
In accordance with the invention, a mask is formed by a photo resist hard mask atop a thin metal layer (for example, 5000 Å aluminum) which covers an oxide layer (1 μm LTO) atop the substrate. Where an SiC substrate is used, and a JFET (for example) is to be formed, the trench needed may be about 2 μm deep and 1 to 3 μm wide, with adjacent trenches being spaced by mesas about 1.5 to 2.0 μm wide. A photoresist (PR) mask layer is preferably a positive PR and, after development, will permit the opening of windows and the plasma etch of the exposed underlying metal and oxide and the subsequent plasma etch of spaced trenches into the substrate. The mask can resist the lengthy etch processes and be available as a mask to subsequent ion implantation processes.
Thus, the hard mask of the invention can be used for two distinct process steps; the trench gate formation (for a JFET) and an ion implantation doping self-aligned mask.
The hard mask material selection takes into account plasma etch selectivity and ion stopping or blocking range capability, related to the implant ion species and energy. The mask thickness is adjusted to the substrate material.
While the invention is applied in the following example to an SiC JFET, the invention is applicable to any trench semiconductor device such as MOSFETs, IGBTs and the like and to other substrate materials than SiC.
Further, it is possible in some applications to eliminate the oxide buffer layer beneath the metal layer.
The first process step is shown in
Other options for the layers 20 and 21 which reduce the total mask thickness are, for example, 0.1 to 1.0 μm oxide and 0.1 to 1.0 μm of aluminum or some other suitable metal.
Note that in some cases, the oxide barrier 20 may be completely removed.
Thereafter, a photoresist (PR) layer 30 (
Photo resist 30 is preferably a positive PR, and is employed in the novel hard mask structure of the invention for the subsequent trench/implant steps to be performed.
Thereafter, and as shown in
Finally, as shown in
Photo resist 40 may be removed and the remaining hard photoresist mask 20/21 is left in place for a subsequent ion implant into the trench walls of trenches.
The trench walls of trenches 50 may be vertical or may form an angle of 80° to 90° (vertical) to the wafer surface. That is, the walls of the trenches may be up to 10° C. to a vertical line through the center of the trench and perpendicular to the plane of the wafer.
Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein.
This application claims the benefit of U.S. Provisional Application No. 60/795,026, filed Apr. 26, 2006, the entire disclosure of which is incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
4420344 | Davies et al. | Dec 1983 | A |
5382541 | Bajor et al. | Jan 1995 | A |
5495441 | Hong | Feb 1996 | A |
5747831 | Loose et al. | May 1998 | A |
5827753 | Huang et al. | Oct 1998 | A |
6291918 | Umeda et al. | Sep 2001 | B1 |
6342430 | Adams et al. | Jan 2002 | B1 |
6573534 | Kumar et al. | Jun 2003 | B1 |
20010038972 | Lyons et al. | Nov 2001 | A1 |
20020081795 | Kim et al. | Jun 2002 | A1 |
20030003680 | Raineri et al. | Jan 2003 | A1 |
20030032227 | Ohara et al. | Feb 2003 | A1 |
20030045098 | Verhaverbeke et al. | Mar 2003 | A1 |
20030178672 | Hatakeyama et al. | Sep 2003 | A1 |
20040014291 | Mehrad et al. | Jan 2004 | A1 |
20050285271 | Watanabe | Dec 2005 | A1 |
Number | Date | Country |
---|---|---|
04243128 | Aug 1992 | JP |
Number | Date | Country | |
---|---|---|---|
20070254452 A1 | Nov 2007 | US |
Number | Date | Country | |
---|---|---|---|
60795026 | Apr 2006 | US |