Claims
- 1. An integrated circuit device comprising:
- an insulating layer overlying semiconductor device structures in and on a semiconductor substrate;
- metal lines overlying said insulating layer, said metal lines having a turn, said metal lines extending in parallel in a first direction on one side of said turn and extending in parallel in a second direction on another side of said turn, wherein said metal lines have a fixed spacing throughout the length of said metal lines including around said turn; and
- a passivation layer overlying said metal lines.
- 2. The integrated circuit device of claim 1, wherein said metal lines have a larger width around said turn than they have throughout the remainder of their length.
- 3. The integrated circuit of claim 1, wherein said metal lines terminate in a set of ends.
- 4. The integrated circuit of claim 3, further comprising dummy vias extending into said insulating layer at said ends of said metal lines, with one of said dummy vias at each of said ends of said metal lines, said ends of said metal lines disposed within said dummy vias so that a height above said insulating layer of said ends of said metal lines is lower than a height above said insulating layer of said metal lines away from said ends of said metal lines.
- 5. The integrated circuit of claim 4, wherein said dummy vias extend partially through said insulating layer.
- 6. The integrated circuit device of claim 5, wherein said metal lines have a larger width around said turn than they have throughout the remainder of their length.
- 7. The integrated circuit of claim 3, further comprising a dummy via extending into said insulating layer at one of said ends of one of said metal lines, with said one of said metal lines disposed within said dummy via so that a height above said insulating layer of said one of said ends of said metal lines is lower than a height above said insulating layer of said one of said metal lines away from said one of said ends.
- 8. The integrated circuit of claim 7, wherein said dummy via extends partially through said insulating layer.
- 9. The integrated circuit device of claim 7, wherein said metal lines have a larger width around said turn than they have throughout the remainder of their length.
- 10. The integrated circuit of claim 3, further comprising a dummy metal line on said insulating layer extending across said ends of said metal lines.
- 11. The integrated circuit of claim 10, wherein said metal lines extend in said first direction at said ends and wherein said dummy metal line extends in a direction perpendicular to said first direction.
- 12. The integrated circuit device of claim 11, wherein said metal lines have a larger width around said turn than they have throughout the remainder of their length.
Parent Case Info
This is a divisional of application Ser. No. 08/280,221, filed on Jul. 25, 1994 and now U.S. Pat. No. 5,494,853.
US Referenced Citations (14)
Foreign Referenced Citations (2)
Number |
Date |
Country |
62-265741 |
Nov 1987 |
JPX |
3-016223 |
Jan 1991 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Stanley Wolf, Ph.D., "Silicon Processing for the VLSI Era," vol. 2: Process Integration, pp. 200-204. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
280221 |
Jul 1994 |
|