Metal oxide semiconductor field effect transistor and method of manufacturing same

Information

  • Patent Grant
  • 11222959
  • Patent Number
    11,222,959
  • Date Filed
    Friday, May 20, 2016
    7 years ago
  • Date Issued
    Tuesday, January 11, 2022
    2 years ago
Abstract
A Field Effect Transistor (FET) device and a method for manufacturing it are disclosed. The FET device contains a graphene layer, a composite gate dielectric layer disposed above the graphene layer, wherein the composite gate layer is passivated with fluorine, and a metal gate disposed above the composite gate dielectric layer. The method disclosed teaches how to manufacture the FET device.
Description
FIELD

The present invention relates to Metal Oxide Semiconductor Field Effect Transistor (MOSFET). More particularly, the present invention relates to a graphene MOSFET and method of manufacturing same.


BACKGROUND

As known in the art, high dielectric constant (K) gate dielectrics have been used as a gate dielectric for graphene based MOSFETs as described in more detail by J. S. Moon et al., in “Epitaxial Graphene RF Field-Effect Transistors on Si-face 6H-SiC Substrates”, IEEE Electron Dev. Lett., vol. 30, pp. 650-652, 2009, which is incorporated herein by reference in its entirety. The epitaxial material quality of the graphene based MOSFETs is comparable to state-of-the-art lattice-matched InP with sheet resistance of ˜200 ohm/sq and its variation down to ˜3% on 100 mm wafers.


The ohmic contacts of the graphene based MOSFETs known in the art provide contact resistance ˜0.03 Ω·mm, resulting in a lowest on-state resistance of 0.13 Ω·mm and a highest saturated source-drain current of ˜3 A/mm at Vds=1 V. Various approaches have been proposed to make the Atomic-Layer Deposition (ALD) grown high-K films stick to graphene channel without pinholes. Various seedling layers have been proposed and described by B. Fallahazad et al., in “Thickness dependence of carrier mobility in mono and bilayer graphene with HfO2 gate dielectric” Device Research Conference, p. 81, 2010, which is incorporated herein by reference in its entirety. Various seedling layers have also been proposed and described by N. Y. Garces et al., in “Graphene functionalization and seeding for dielectric deposition and device integration”, JVST B. vol 30, p. 030801, 2012, which is incorporated herein by reference in its entirety. These various functionalization layers are done by chemical processes with chemical bonds, which may not be compatible with semiconductor fabrication flow.


Presently disclosed embodiments disclose devices and/or methods for improving performance of the graphene based MOSFETs.


SUMMARY OF THE INVENTION

According to some embodiments, a field-effect transistor is presently disclosed. The field-effect transistor comprises a graphene layer, a composite gate dielectric layer disposed above the graphene layer, wherein the composite gate layer is passivated with fluorine, and a metal gate disposed above the composite gate dielectric layer.


According to some embodiments, a method is presently disclosed. The method comprises forming a graphene layer, forming a graphene mesa in the graphene layer, and forming a composite gate dielectric layer above the graphene mesa.





BRIEF DESCRIPTION OF THE FIGURES


FIG. 1 depicts a MOSFET according to some embodiments presently disclosed.



FIG. 2a depicts Atomic Force Microscopy image of HfO2 material according to some embodiments presently disclosed.



FIG. 2b depicts Scanning Electron Microscope image of HfO2 material according to some embodiments presently disclosed.



FIG. 3a depicts leakage current of HfO2 material according to some embodiments presently disclosed.



FIG. 3b depicts a dielectric constant of HfO2 material according to some embodiments presently disclosed.



FIG. 4a depicts graphs representing I-V curve of HfO2/Graphene MOSFETs with fluorine passivation and without fluorine passivation according to some embodiments presently disclosed.



FIG. 4b depicts graphs representing extrinsic gm curve of HfO2/Graphene MOSFETs with fluorine passivation and without fluorine passivation according to some embodiments presently disclosed.



FIGS. 5a-e depict a process for forming a MOSFET according to some embodiments presently disclosed.





In the following description, like reference numbers are used to identify like elements. Furthermore, the drawings are intended to illustrate major features of exemplary embodiments in a diagrammatic manner. The drawings are not intended to depict every feature of every implementation nor relative dimensions of the depicted elements, and are not drawn to scale.


DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to clearly describe various specific embodiments disclosed herein. One skilled in the art, however, will understand that the presently claimed invention may be practiced without all of the specific details discussed below. In other instances, well known features have not been described so as not to obscure the invention.


In some embodiments presently disclosed, a graphene MOSFETs according to the present disclosure comprises a composite gate dielectric layer such as, for example, SiO2/HfO2. In some embodiments presently disclosed, a fluorine is implemented to passivate, for example, a stack of SiO2/HfO2 gate dielectric films using, for example, high-pressure and low-damage CF4 plasma treatment. According to some embodiments, the fluorine may bond with broken bonds within HFO2 grown by atomic layer deposition (ALD). In some embodiments presently disclosed incorporation of fluorine reduces the hysteresis and improves gm in the graphene MOSFETs.


According to one aspect, a field-effect transistor is presently disclosed. The field-effect transistor comprises a graphene layer, a composite gate dielectric layer disposed above the graphene layer, wherein the composite gate layer is passivated with fluorine, and a metal gate disposed above the composite gate dielectric layer.


According to another aspect, a method is presently disclosed. The method comprises forming a graphene layer, forming a graphene mesa in the graphene layer, and forming a composite gate dielectric layer above the graphene mesa.


Referring to FIG. 1, a MOSFET 10 is shown according to some embodiments presently disclosed. In some embodiments presently disclosed, the MOSFET 10 comprises a substrate 15, a graphene layer 20 disposed above the substrate 15, a composite gate dielectric layer 25 disposed above the graphene layer 20, and a metal gate 30 disposed above the graphene layer 20. In some embodiments, the composite gate dielectric layer 25 comprises, for example, a stack of SiO2 and HfO2. In some embodiments, the HfO2 is deposited using Atomic Layer Deposition (ALD) process. In some embodiments, the electron-beam-assisted evaporated SiO2 is about 1-2 nm thick. In some embodiments, the metal gate 30 comprises Ti/Pt/Au, Pt/Au or Al metal gates.


In some embodiments presently disclosed, the SiO2 and HfO2 gate dielectric layer 25 is processed with CF4 plasma process for fluorine incorporation before forming the gate metal 30. In some embodiments, the CF4-based fluorination process is done with CF4/O2 plasma with a ratio of, for example, 24:3. In some embodiments, the pressure was 90 milli-torr with low RF power of 50 W. In some embodiments, the CF4-based fluorination process is applied for about 5 min.


Referring to FIG. 2a, Atomic Force Microscopy image of HfO2 material is shown disposed above a graphene FETs. Referring to FIG. 2b, Scanning Electron Microscope image of HfO2 material is shown disposed above a graphene FETs. Both FIGS. 2a-b show smooth coverage without cracking or pinholes. Without the SiO2 layer beneath the HFO2, the HFO2 may develop line cracks.


Referring to FIGS. 3a-b, HfO2 dielectric layer 25 has negligible gate leakage current of ˜pA/um2 (shown in FIG. 3a) and a dielectric constant of about 16 (shown in FIG. 3b).



FIG. 4a depicts a graph 35 representing I-V curve of HfO2/Graphene MOSFETs with fluorine passivation and depicts a graph 40 representing I-V curve of HfO2/Graphene MOSFETs without fluorine passivation. FIG. 4b depicts a graph 45 representing extrinsic gm curve of HfO2/Graphene MOSFETs with fluorine passivation and depicts a graph 50 representing extrinsic gm curve of HfO2/Graphene MOSFETs without fluorine passivation. As shown in FIGS. 4a-b, the hysteresis is greatly reduced and on-state current is improved from 1.2 A/mm to 1.8 mA/mm at Vds=1 V. The gm was improved from 200 mS/mm to 350 mS/mm at Vds=1 V.


According to some embodiments presently disclosed, a process for forming a MOSFET according to the present disclosure is described with reference to FIGS. 5a-e. Referring to FIG. 5a, a graphene wafer 65 is formed using, for example, chemical vapor deposition or epitaxial deposition methods. Referring to FIG. 5b, a graphene mesa 70 is formed. In some embodiments, a 350° C. 3 minute Rapid Thermal Annealing process is applied to the graphene mesa 70. Referring to FIG. 5c, graphene ohmic contact 75 and/or 76 are formed. In some embodiments, a 350° C. 3 minute Rapid Thermal Annealing process is applied to the graphene ohmic contact 75 and/or 76. Referring to FIG. 5d, a high dielectric constant (K) gate dielectric layer 80 is deposited above the graphene mesa 70. In some embodiments, the high dielectric constant (K) gate dielectric layer 80 is treated with fluorine plasma. Referring to FIG. 5e, gate metal layer 85 is deposited above the gate dielectric layer 80.


While several illustrative embodiments of the invention have been shown and described, numerous variations and alternative embodiments will occur to those skilled in the art. Such variations and alternative embodiments are contemplated, and can be made without departing from the scope of the invention as defined in the appended claims.


As used in this specification and the appended claims, the singular forms “a,” “an,” and “the” include plural referents unless the content clearly dictates otherwise. The term “plurality” includes two or more referents unless the content clearly dictates otherwise. Unless defined otherwise, all technical and scientific terms used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the disclosure pertains.


The foregoing detailed description of exemplary and preferred embodiments is presented for purposes of illustration and disclosure in accordance with the requirements of the law. It is not intended to be exhaustive nor to limit the invention to the precise form(s) described, but only to enable others skilled in the art to understand how the invention may be suited for a particular use or implementation. The possibility of modifications and variations will be apparent to practitioners skilled in the art. No limitation is intended by the description of exemplary embodiments which may have included tolerances, feature dimensions, specific operating conditions, engineering specifications, or the like, and which may vary between implementations or with changes to the state of the art, and no limitation should be implied therefrom. Applicant has made this disclosure with respect to the current state of the art, but also contemplates advancements and that adaptations in the future may take into consideration of those advancements, namely in accordance with the then current state of the art. It is intended that the scope of the invention be defined by the Claims as written and equivalents as applicable. Reference to a claim element in the singular is not intended to mean “one and only one” unless explicitly so stated. Moreover, no element, component, nor method or process step in this disclosure is intended to be dedicated to the public regardless of whether the element, component, or step is explicitly recited in the claims. No claim element herein is to be construed under the provisions of 35 U.S.C. Sec. 112, sixth paragraph, unless the element is expressly recited using the phrase “means for . . . ” and no method or process step herein is to be construed under those provisions unless the step, or steps, are expressly recited using the phrase “step(s) for . . . .”

Claims
  • 1. A field-effect transistor comprising: a graphene layer;a composite gate dielectric layer passivated with fluorine above the graphene layer, wherein the composite gate dielectric layer comprises a SiO2 layer directly on the graphene layer, and a HfO2 layer on the SiO2 layer; anda metal gate disposed above the composite gate dielectric layer.
  • 2. The field-effect transistor of claim 1, wherein the SiO2 layer is about 1-2 nm thick.
  • 3. The field-effect transistor of claim 1, further comprising a substrate layer supporting the graphene layer.
  • 4. The field-effect transistor of claim 3, further comprising a source and a drain on the substrate layer.
  • 5. The field-effect transistor of claim 1, wherein the HfO2 layer is in direct contact with the SiO2 layer.
  • 6. A method comprising: forming a graphene mesa from a graphene layer on a wafer; andforming a composite gate dielectric layer passivated with fluorine above the graphene mesa, wherein the composite gate dielectric layer comprises a SiO2 layer on the graphene mesa, and a HfO2 layer on the SiO2 layer.
  • 7. The method of claim 6, further comprising applying Rapid Thermal Annealing to the graphene mesa.
  • 8. The method of claim 6, further comprising forming one or more ohmic contacts on the wafer.
  • 9. The method of claim 8, further comprising applying Rapid Thermal Annealing to the one or more ohmic contacts.
  • 10. The method of claim 6, wherein the forming of the composite gate dielectric layer comprises applying fluorine plasma to the composite gate dielectric layer to passivate the composite gate dielectric layer with the fluorine.
  • 11. The method of claim 6, further comprising forming a gate metal layer above the composite gate dielectric layer.
  • 12. The method of claim 6, wherein the SiO2 layer is about 1-2 nm thick.
  • 13. The method of claim 6, wherein the forming of the composite gate dielectric layer comprises depositing the HfO2 layer using an Atomic Layer Deposition (ALD) process.
  • 14. The method of claim 6, wherein the forming of the composite gate dielectric layer comprises processing the composite gate dielectric layer with a CF4 plasma process to passivate the composite gate dielectric layer with the fluorine.
  • 15. The method of claim 6, wherein the HfO2 layer is in direct contact with the SiO2 layer.
US Referenced Citations (88)
Number Name Date Kind
7364940 Kim Apr 2008 B2
8101474 Zhu Jan 2012 B2
8247806 Chae Aug 2012 B2
8530886 Avouris Sep 2013 B2
8673703 Lin Mar 2014 B2
8680511 Dimitrakopoulos Mar 2014 B2
8994079 Song Mar 2015 B2
9064964 Moon Jun 2015 B2
9362379 Moon Jun 2016 B2
9679970 Son Jun 2017 B1
9704964 Ordonez Jul 2017 B1
9880148 Son Jan 2018 B1
10181516 Colombo Jan 2019 B2
20090020764 Anderson Jan 2009 A1
20090140801 Ozyilmaz Jun 2009 A1
20090181502 Parikh Jul 2009 A1
20110017979 Meric Jan 2011 A1
20110068320 Marinero Mar 2011 A1
20110108802 Lin May 2011 A1
20110114918 Lin May 2011 A1
20110163289 Zhu Jul 2011 A1
20110227043 Guo Sep 2011 A1
20110291068 Kobayashi Dec 2011 A1
20120007054 Chang Jan 2012 A1
20120049160 Sano Mar 2012 A1
20120049161 Dimitrakopoulos Mar 2012 A1
20120056161 Avouris Mar 2012 A1
20120074387 King Mar 2012 A1
20120080658 Yang Apr 2012 A1
20120115295 Lin May 2012 A1
20120168722 Chung Jul 2012 A1
20120168723 Park Jul 2012 A1
20120168724 Park Jul 2012 A1
20120175594 Chen Jul 2012 A1
20120181505 Lin Jul 2012 A1
20120181506 Farmer Jul 2012 A1
20120199815 Kondo Aug 2012 A1
20120211723 Dimitrakopoulos Aug 2012 A1
20120235118 Avouris Sep 2012 A1
20120258587 Kub Oct 2012 A1
20120276718 Cheng Nov 2012 A1
20120305891 Nayfeh Dec 2012 A1
20120313079 Song Dec 2012 A1
20120326126 Chen Dec 2012 A1
20130105765 Haensch May 2013 A1
20130113081 Chen May 2013 A1
20130137248 Afzali-Ardakani May 2013 A1
20130143374 Hayashi Jun 2013 A1
20130207080 Dimitrakopoulos Aug 2013 A1
20130234762 Han Sep 2013 A1
20130285061 Shukla Oct 2013 A1
20130285138 Vega Oct 2013 A1
20140001440 Bojarczuk Jan 2014 A1
20140017883 Dal Jan 2014 A1
20140021446 Lee Jan 2014 A1
20140034899 Ahn Feb 2014 A1
20140239256 Kim Aug 2014 A1
20140239257 Moon Aug 2014 A1
20140264282 Lee Sep 2014 A1
20140264507 Lee Sep 2014 A1
20140299841 Nourbakhsh Oct 2014 A1
20140312412 Guo Oct 2014 A1
20140353590 Cao Dec 2014 A1
20150194536 Chen Jul 2015 A1
20150214324 Moon Jul 2015 A1
20150280011 Cho Oct 2015 A1
20150280012 Sato Oct 2015 A1
20150303871 Jenkins Oct 2015 A1
20160005609 Di Jan 2016 A1
20160005881 Fujii Jan 2016 A1
20160027928 Sato Jan 2016 A1
20160049475 Bol Feb 2016 A1
20160056240 Yamaguchi Feb 2016 A1
20160104852 Sato Apr 2016 A1
20160111180 Joo Apr 2016 A1
20170077235 Caudillo Mar 2017 A1
20170133468 Colombo May 2017 A1
20170162654 Maeda Jun 2017 A1
20170338311 Lee Nov 2017 A1
20170345944 Lin Nov 2017 A1
20170346010 Chen Nov 2017 A1
20180130897 Friedman May 2018 A1
20180158904 Zhao Jun 2018 A1
20180158905 Zhao Jun 2018 A1
20180158921 Huo Jun 2018 A1
20180158960 Huo Jun 2018 A1
20180308696 Colombo Oct 2018 A1
20190273166 Venugopal Sep 2019 A1
Foreign Referenced Citations (3)
Number Date Country
102623310 Aug 2012 CN
107482109 Dec 2017 CN
2011078180 Jul 2011 KR
Non-Patent Literature Citations (14)
Entry
Moon et al., Epitaxial-Graphene RF Field-Effect Transistors on Si-Face 6H-SiC Substrates, IEEE Electron Device Letters, vol. 30, No. 6, Jun. 2009, pp. 650-652. (Year: 2009).
Garces et al., Graphene functionalization and seeding for dielectric deposition and device integration, J. Vac. Sci. Technol. B 30(3), May/Jun. 2012, pp. 030801-1 to 030801-21. (Year: 2012).
Fitzer et al., Recommended Terminilogy for the Description of Carbon as a Solid, Pure & Appl. Chem., vol. 67, No. 3, pp. 473-506, 1995. (Year: 1995).
Scientific Background on the Nobel Prize in Physics 2010, Graphene, The Swedish Academy of Sciences, pp. 1-10, Oct. 5, 2010 (Year: 2010).
Geim et al., The rise of graphene, Nature Materials, vol. 6, Mar. 2007, pp. 183-191. (Year: 2007).
Moon et al., Ultra-low resistance ohmic contacts in graphene fireld effect transistors, Appl. Phys. Lett. 100, pp. 203512-1 to 203512-3,2012. (Year: 2012).
Gahoi et al., Systematic Comparison of Metal Contacts on CVD Graphene, Published in 2015 45th European Solid State Device Research Conference , Sep. 14-18, 2015 (Downloaded on May 5, 2020 at 21:43:28 UTC from IEEE Xplore.). (Year: 2015).
Robinson et al., Contacting Graphene, Appl. Phys. Lett. 98, pp. 053103-1 to 053103-3, 2011. (Year: 2011).
Yen-Ting Chen et al., Effects of fluorine incorporation into HfO2 gate dielectrics on InP and In0.53Ga0.47As metal-oxide-semiconductor field-effect-transistors, Applied Physics Letters, Jun. 23, 2010, pp. 253502 to 253502-3, vol. 96, AIP Publishing, American Institute of Physics.
Babak Fallahazad et al., Dielectric thickness dependence of carrier mobility in graphene with HfO2 top dielectric, Applied Physics Letters, Sep. 23, 2010, pp. 123105 to 123105-3, vol. 97, AIP Publishing, American Institute of Physics.
Nelson Y. Garces et al., Graphene functionalization and seeding for dielectric deposition and device integration, Mar. 19, 2012, pp. 030801 to 030801-21, vol. 30, Journal of Vacuum Science & Technology B, American Vacuum Society.
J.S. Moon et al., Epitaxial-Graphene RF Field-Effect Transistors on Si-Face 6H-SiC Substrates, IEEE Electron Device Letters, Jun. 2009, pp. 650 to 652, vol. 30, No. 6, IEEE.
Woei-Cherng Wu et al., Fluorinated HfO2 Gate Dielectrics Engineering for CMOS by pre-and post-CF4 Plasma Passivation, 2008 IEEE International Electron Devices Meeting, 2008, 4 pages, IEEE.
Ruilong Xie et al., High-k gate stack on germanium substrate with fluorine incorporation, Applied Physics Letters, Apr. 22, 2008, pp. 163505 to 163505-3, vol. 92, AIP Publishing, American Institute of Physics.