Claims
- 1. A flip chip integrated circuit device comprising:a die having a plurality of bond pads and at least one trim pad, the trim pad for use in trimming the die and not having a contact bump; contact bumps formed over the plurality of bond pads to allow electrical interconnection of the bond pads with another substrate; and a protective cap formed over the trim pad, the protective cap being formed from an electrically conductive material that solder does not attach well to.
- 2. A flip chip integrated circuit device as in claim 1 further comprising a plurality of bond pad under bump metallurgy stacks, each bond pad under bump metallurgy stack being formed intermediate between an associated one of the bond pads and its associated contact bump.
- 3. A flip chip integrated circuit device as in claim 2 further comprising a trim pad under bump metallurgy stack having the same composition as the bond pad under bump metallurgy stacks, the trim pad under bump metallurgy stack being formed intermediate between the trim pad and the protective cap.
- 4. A flip chip integrated circuit device as in claim 1 wherein the die has a plurality of trim pads, the flip chip integrated circuit device further comprising a plurality of said protective caps, each protective cap being associated with a particular one of the trim pads.
- 5. A flip chip integrated circuit device as in claim 1 wherein the protective cap is formed from titanium.
- 6. A flip chip integrated circuit device as in claim 1 wherein the protective cap is formed from a non-corrosive, non-wettable metal.
- 7. A flip chip integrated circuit device as in claim 1 wherein the contact bumps are made of solder.
- 8. An integrated circuit device comprising:a die having a plurality of bond pads and a plurality of trim pads, the trim pad for use in trimming the die and not having a contact bump; a plurality of under bump metallurgy stacks, each under bump metallurgy stack being formed over and in electrical contact with an associated one of the bond pads or trim pads; a plurality of contact bumps, each contact bump being attached to the under bump metallurgy stack of an associated one of the bond pads; and a plurality of protective caps, each protective cap being formed over the under bump metallurgy stack of an associated one of the trim pads, the protective caps being electrically conductive to permit trimming of the integrated circuit device but are non-solder wettable and non-corrosive.
- 9. An integrated circuit device as in claim 8 wherein the contact bumps are formed from solder.
- 10. An integrated circuit device as in claim 8 wherein the protective caps are formed from titanium.
- 11. An integrated circuit device as in claim 8, wherein the under bump metallurgy stack is comprised of:an underlayer; an interlayer; and an overcoat.
- 12. An integrated circuit (IC) package as in claim 11, wherein the underlayer is comprised of Cr and the interlayer is comprised of Cr—Cu.
- 13. An integrated circuit (IC) package as in claim 11, wherein the underlayer is comprised of Al and the interlayer is comprised of Ni—V.
- 14. An integrated circuit (IC) package as in claim 11, wherein the underlayer is comprised of TiW and the interlayer is comprised of Cu.
- 15. A circuit board comprising:a substrate having a plurality of board contacts; the IC package as recited in claim 8 attached to the substrate such that each of the contact bumps is coupled with an associated one of the board contacts.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to commonly assigned U.S. patent application Ser. No. 09/031,167 filed Feb. 26, 1998, entitled, “Surface Mount Die: Wafer Lever Chip-Scale Package and Process for Making the Same” by Schaefer et al., now issued as U.S. Pat. No. 6,075,290, and U.S. patent application Ser. No. 09/006,759, filed Jan. 14, 1998 entitled “A Semiconductor Wafer Having A Bottom Surface Protective Coating” by Kao et al., now issued as U.S. Pat. No. 6,023,094, which are incorporated herein by reference.
US Referenced Citations (6)