Claims
- 1. A semiconductor device comprising:
a first gate; a second gate located in proximity to the first gate; and a third gate located in proximity to the first gate.
- 2. The semiconductor device of claim 1, wherein the first gate is a control gate.
- 3. The semiconductor device of claim 1, wherein the second gate is a floating gate.
- 4. The semiconductor device of claim 3, wherein the third gate is also a floating gate.
- 5. The semiconductor device of claim 1, wherein a threshold voltage associated with the semiconductor device is variable.
- 6. The semiconductor device of claim 1, wherein a threshold voltage associated with the semiconductor device can be controlled to vary from a first value to a second value.
- 7. The semiconductor device of claim 1, further comprising a channel area having a length no greater than approximately 0.1 μm.
- 8. The semiconductor device of claim 1, further comprising a channel area having a length of approximately 0.05 μm.
- 9. A method of fabricating a semiconductor device comprising:
providing a first gate; providing a second gate located in proximity to the first gate; and providing a third gate located in proximity to the first gate.
- 10. The method of claim 9, wherein the first gate is a control gate.
- 11. The method of claim 9, wherein the second gate is a floating gate.
- 12. The method of claim 11, wherein the third gate is also a floating gate.
- 13. The method of claim 9, wherein the steps of providing the second and third gates include substeps of
providing a substrate; providing a poly silicon layer proximate to the substrate; etching a portion of the poly silicon layer to provide the second gate and the third gate.
- 14. The method of claim 9, wherein the step of providing the first gate includes a substep of providing a poly silicon layer proximate to the second and third gate area, wherein the second poly silicon is a control gate.
- 15. The method of claim 9, wherein a threshold voltage associated with the semiconductor device is variable.
- 16. The method of claim 9, wherein a threshold voltage associated with the semiconductor device can be controlled to vary from a first value to a second value.
- 17. The method of claim 9, wherein the semiconductor device includes a channel area having a length no greater than approximately 0.1 μm.
- 18. The method of claim 9, further comprising a channel area having a length of approximately 0.05 μm.
- 19. A method of controlling a threshold voltage associated with a semiconductor device, the semiconductor device including a control gate, a first floating gate, a second floating gate, a first electrode, and a second electrode, the method comprising:
applying a first voltage to the control gate; grounding the first electrode; applying a second voltage to the second electrode for a predetermined time to achieve a predetermined threshold voltage.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. Ser. No. ______ (C403297), entitled “Short Channel Transistor Having Resistive Gate Extensions” and U.S. Ser. No. ______ (C284197), entitled “Adaptively Controlled, Self-Aligned, Short Channel Device and Method for Manufacturing Same” both assigned to the same assignee as the instant application. Both of these applications are herein incorporated by reference.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08891422 |
Jul 1997 |
US |
Child |
09307312 |
May 1999 |
US |