Claims
- 1. A method of controlling etch processes during fabrication of semiconductor devices in a semiconductor substrate processing system, comprising:
(a) defining an N-parameter critical dimension (CD) control graph to calculate a trim condition for trimming features on the substrate to a pre-determined width; (b) providing the substrate having a patterned mask; (c) trimming the patterned mask for a time calculated using the N-parameter critical dimension (CD) control graph; and (d) etching an underlying layer on the substrate using the trimmed patterned mask an etch mask.
- 2. The method of claim 1 wherein step (a) comprises:
(a1) providing a plurality of test substrates, each test substrate having a patterned mask; (a2) measuring parameters of a feature of the mask; (a3) trimming features of the mask using an etch process; and (a4) measuring parameters of the trimmed feature on each of said wafers.
- 3. The method of claim 2 wherein the step (a2) is performed using non-destructive optical measuring tool having at least one measuring instrument.
- 4. The method of claim 2 wherein the steps (a2) and (a4) further comprise:
performing a plurality of measurements on the test substrate; and averaging results of the measurements.
- 5. The method of claim 2 wherein the step (a2) further comprises measuring parameters selected from a group consisting of a width of the feature, a sidewall angle width of the feature, a width of a foot of the feature, a thickness of said mask, non-linearity of an etch rate during trimming the feature, and a thickness of the layer beneath the mask.
- 6. The method of claim 2 wherein the step (a4) comprises measuring the width of the feature.
- 7. The method of claim 2 wherein the step (a) further comprises:
defining the trim time as a solution of a mathematical equation that uses results of measurements performed during the steps (a2) and (a4).
- 8. The method of claim 7 wherein the step (a) further comprises:
modifying said process time using iterations based on measurements performed using product substrates.
- 9. The method of claim 2 wherein the steps (a2) through (a4) are performed using processing, metrological, and data computing modules of same semiconductor substrate processing system.
- 10. An apparatus for controlling etch processes during fabrication of semiconductor devices in a semiconductor substrate processing system, comprising:
(a) a measuring tool for measuring a profile of a feature of a patterned mask and a feature etched in a layer beneath said mask; (b) a processor calculating an N-parameter CD control graph defining a trim time for trimming the feature to a pre-determined width; (c) an etch reactor performing trimming of said mask; and (d) an etch reactor performing etching said layer using the trimmed patterned mask as an etch mask.
- 11. The apparatus of claim 10 wherein the measuring tool is a non-destructive optical measuring tool having at least one measuring instrument.
- 12. The apparatus of claim 10 wherein the measuring tool measures parameters selected from a group consisting of a width of the feature, a sidewall angle width of the feature, a width of a foot of the feature, a thickness of said mask, non-linearity of an etch rate during trimming the feature, and a thickness of the layer beneath the mask.
- 13. The apparatus of claim 10 wherein the processor defines the trim as a solution of a mathematical equation that uses the results of measurements performed by the measuring tool.
- 14. The apparatus of claim 10 wherein the processor modifies the trim time using iterations based on measurements performed using product substrates.
- 15. The apparatus of claim 10 wherein the processor modifies said process time using a method comprising:
measuring dimensions of a feature etched in the underlying layer of the test substrate; and modifying the trim time for trimming a patterned mask of a product substrate upon the results of measuring said dimensions.
- 16. The apparatus of claim 10 wherein processes of trimming the patterned mask and etching the layer beneath said mask are performed in one etch reactor.
- 17. The apparatus of claim 10 further comprising a reactor for stripping the patterned mask.
- 18. The apparatus of claim 10 further comprising at least one substrate robot for transferring substrates within the apparatus.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation-in-part of co-pending U.S. patent application Ser. No. 10/238,453, filed Sep. 9, 2002, which claims benefit of U.S. provisional patent application serial No. 60/361,064, filed Mar. 1, 2002. This application claims benefit of U.S. provisional patent application serial No. 60/463,757, filed Apr. 18, 2003. Each of the aforementioned related patent applications is herein incorporated by reference.
Provisional Applications (2)
|
Number |
Date |
Country |
|
60361064 |
Mar 2002 |
US |
|
60463757 |
Apr 2003 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10238453 |
Sep 2002 |
US |
Child |
10428145 |
May 2003 |
US |