Claims
- 1. A gate structure for a semiconductor device, said semiconductor device having a drain region, a well region and a source region, said gate structure comprising:
a shielding electrode, respective portions of said shielding electrode being disposed in a common plane with said drain region and said well region, a first dielectric layer disposed between said shielding electrode and said drain and well regions; a switching electrode, respective portions of said switching electrode being disposed in a common plane with said well region and said source region, a second dielectric layer disposed between said switching electrode and said well and source regions; and a third dielectric layer disposed between said shielding electrode and said switching electrode.
- 2. The gate structure of claim 1, wherein said second and third dielectric layers are the same layer of dielectric material.
- 3. The gate structure of claim 1, wherein said first and second dielectric layers are the same layer of dielectric material.
- 4. The gate structure of claim 1, wherein a portion of said switching electrode and a portion of said shielding electrode are disposed in a common plane.
- 5. The gate structure of claim 1, wherein a portion of said switching electrode, a portion of said shielding electrode, and a portion of said well region are disposed in a common plane.
- 6. The gate structure of claim 5, wherein said common plane is generally horizontal.
- 7. The gate structure of claim 5, wherein said common plane is generally vertical.
- 8. The gate structure of claim 1, wherein each of said switching electrode and said shielding electrodes are comprised of respective layers of conductive material.
- 9. The gate structure of claim 1, wherein said first, second and third dielectric layers comprise oxide.
- 10. A semiconductor device having a substrate, said semiconductor device comprising:
a well region having a first conductivity type disposed on said substrate; a source region defined within said well region, said source region having a second conductivity type; a drain region disposed adjacent to said well region, said drain region having said second conductivity type; a gate structure including a shielding electrode and a switching electrode, respective portions of said shielding electrode being disposed in a common plane with said drain region and said well region, a first dielectric layer disposed between said shielding electrode and said drain and well regions, respective portions of said switching electrode being disposed in a common plane with said well region and said source region, a second dielectric layer disposed between said switching electrode and said well and source regions, a third dielectric layer disposed between said shielding electrode and said switching electrode.
- 11. The semiconductor device of claim 10, wherein said device is configured as a vertical MOSFET, and further comprising a trench defined at least in part by said well region and being adjacent said source region, said gate structure disposed at least partially within said trench.
- 12. The semiconductor device of claim 10, wherein said shielding electrode and said switching electrode overlap each other along a portion a depth dimension of said trench.
- 13. The semiconductor device of claim 12, wherein said shielding electrode includes a top hat portion, said switching electrode having sidewalls, a recess defined by said sidewalls, said top hat portion being at least partially disposed within said recess such that said sidewalls overlap said top hat portion along a portion the depth dimension of said trench.
- 14. The semiconductor device of claim 13, wherein said sidewalls overlap said top hat portion at a predetermined range of depths within said trench, said predetermined range of depths corresponding to and being adjacent to said well region.
- 15. The semiconductor device of claim 12, wherein said shielding electrode has a convex upper surface, said switching electrode has a concave lower surface, said concave lower surface being generally complementary to said convex upper surface such that said switching electrode and said shielding electrode overlap each other along a portion the depth dimension of said trench.
- 16. The semiconductor device of claim 15, wherein said switching electrode and said shielding electrode overlap each other at a predetermined range of depths within said trench, said predetermined range of depths corresponding to and being adjacent to said well region.
- 17. The semiconductor device of claim 12, wherein said shielding electrode has a concave upper surface, said switching electrode has a convex lower surface, said convex lower surface being generally complementary to said concave upper surface such that said switching electrode and said shielding electrode overlap each other along a portion the depth dimension of said trench.
- 18. The semiconductor device of claim 15, wherein said switching electrode and said shielding electrode overlap each other at a predetermined range of depths within said trench, said predetermined range of depths corresponding to and being adjacent to said well region.
- 19. The semiconductor device of claim 10, wherein said device is configured as a vertical MOSFET, said switching electrode being disposed at least partially over said source and well regions, said shielding electrode being disposed at least partially over said well and drain regions.
- 20. The semiconductor device of claim 19, wherein said shielding electrode and said switching electrode overlap each other over said well region.
- 21. The semiconductor device of claim 10, wherein said device is configured as a lateral MOSFET, said switching electrode being disposed at least partially over said source and well regions, said shielding electrode being disposed at least partially over said well and drain regions.
- 22. The semiconductor device of claim 21, wherein said shielding electrode and said switching electrode overlap each other over said well region.
- 23. A process for fabricating a semiconductor device, comprising:
etching a trench in a well region of the semiconductor, said trench being adjacent a source region of the semiconductor; lining walls and a bottom of the trench with a first dielectric layer; depositing a first conductive layer of material; etching the first conductive layer of material to thereby form a shielding electrode; etching the first dielectric layer; depositing a second layer dielectric layer over the shielding electrode and over the walls of the trench; and depositing a switching electrode onto said second dielectric layer within said trench.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Patent Application Serial No. Ser. 60/405,369 filed Aug. 23, 2002.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60405369 |
Aug 2002 |
US |