This application claims benefit of provisional application Ser. No. 60/048,755, filed Jun. 3, 1997.
| Number | Name | Date | Kind |
|---|---|---|---|
| 4862399 | Freeman | Aug 1989 | |
| 5159600 | Chintapalli et al. | Oct 1992 | |
| 5202889 | Aharon et al. | Apr 1993 | |
| 5394347 | Kita et al. | Feb 1995 | |
| 5446742 | Vahabi et al. | Aug 1995 | |
| 5488573 | Brown et al. | Jan 1996 | |
| 5530804 | Edgington et al. | Jun 1996 | |
| 5568407 | Hass et al. | Oct 1996 | |
| 5600579 | Steinmetz, Jr. | Feb 1997 | |
| 5630051 | Sun et al. | May 1997 | |
| 5646949 | Bruce, Jr. et al. | Jul 1997 | |
| 5729554 | Weir et al. | Mar 1998 | |
| 5740353 | Kreulen et al. | Apr 1998 | |
| 5751592 | Takai et al. | May 1998 | |
| 5774358 | Shrote | Jun 1998 | |
| 5784593 | Tseng et al. | Jul 1998 | |
| 5859962 | Tipon et al. | Jan 1999 | |
| 5903475 | Gupte et al. | May 1999 | |
| 5933356 | Rostoker et al. | Aug 1999 |
| Entry |
|---|
| Straus, Jim, Synthesis From Register-Transfer Level VHDL, IEEE p. 473-477, 1989. |
| Chandra et al., A Test Generator for Architecture Verification, IEEE, p. 188 to 200, Jun. 1995. |
| Touba et al., Automated Logic Synthesis of Random Pattern Testable Circuits, IEEE, p. 174 to 183, Feb. 1994. |
| Chandra et al., Architectual Verfication of Processors Using Symbolic Instruction Graphs, IEEE, p. 454 to 459, Apr. 1994. |
| Chandra et al., Constraint Solving for Test Case Generation, IEEE, p. 245 to 248, Jun. 1995. |
| Number | Date | Country | |
|---|---|---|---|
| 60/048755 | Jun 1997 | US |