Claims
- 1. A process for fabricating a field effect transistor, comprising the steps of:
- (a) supplying a semi-insulating semiconductor wafer having an upper and lower surface and regions located on the upper surface designated as right-hand, central and left-hand regions,
- (b) producing an N+ layer on the upper surface by masking the upper surface to expose the right-hand, left-hand and central regions to ion implantation to convert these regions to N+ regions, the areas not exposed to the ion implantation, remaining in their semi-insulating state and serving to divide and surround the N+ regions,
- (c) growing an N layer over the upper surface of the device,
- (d) growing a semi-insulating layer over the N layer,
- (e) removing the semi-insulating layer over the central region to expose the N layer which forms the gate of the field effect transistor,
- (f) removing a portion of the semi-insulating layer and N layer over the left and right-hand N regions to expose a portion of the N+ regions, the right and left-hand exposed N+ regions forming the drain of the transistor, and
- (g) making contact with the N+ layer in the central region which forms the source for the field effect transistor.
Parent Case Info
This is a divisional of application Ser. No. 817,916, filed Jan. 10, 1986, now U.S. Pat. No. 4,724,220, which is a division of application Ser. No. 702,482, filed Feb. 19, 1985, now U.S. Pat. No. 4,601,096, which is a division of application Ser. No. 466,662, filed Feb. 15, 1983, which was abandoned in favor of File Wrapper Continuation application Ser. No. 755,534, filed July 15, 1985, now U.S. Pat. No. 4,624,004.
US Referenced Citations (19)
Foreign Referenced Citations (3)
Number |
Date |
Country |
2321895 |
Jan 1974 |
DEX |
57-37880 |
Jan 1982 |
JPX |
1186945 |
Jan 1970 |
GBX |
Non-Patent Literature Citations (2)
Entry |
"Integration Technique for Closed Field Effect Transistors", Cady, Jr., et al, IBM Tech. Discl. Bulletin, vol. 16; No. 11, Apr. 1974, pp. 3519-3520. |
"The Opposed Gate-Source Transistor (OGST): A New Millimeter Wave Transistor Structure", John J. Berenz, G. C. Dalman and C. A. Lee, TRW Defense and Space Systems Group, Redondo Beach, CA 90278 and Cornell University, School of Electrical Engineering, Ithaca, NY 14853. |
Divisions (3)
|
Number |
Date |
Country |
Parent |
817916 |
Jan 1986 |
|
Parent |
702482 |
Feb 1985 |
|
Parent |
466662 |
Feb 1983 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
755534 |
Jul 1985 |
|