Claims
- 1. A method for depositing a metal layer on an interconnect structure for a semiconductor wafer, the method comprising the steps of:
(a) providing an interconnect structure comprising a metallic conductor covered by a capping layer and a dielectric layer; (b) patterning the dielectric layer to form an opening that exposes the capping layer over the metal conductor; (c) sputter-etching the capping layer to expose the metal conductor and at least partially redepositing the capping layer on a sidewall of the opening; and (d) depositing at least one layer on the wall of the opening and covering the redeposited capping layer.
- 2. The method of claim 1 wherein prior to step (c), further comprising the step of depositing a liner layer on a wall and bottom of the opening, and wherein in step (c), the liner layer is also sputter-etched to expose the capping layer and at least partially redeposited on a sidewall of the opening.
- 3. The method of claim 1 wherein the capping layer is selected from the group consisting of silicon nitride, silicon carbide, silicon oxycarbide, hydrogenated silicon carbide, silicon dioxide and organosilicate glass.
- 4. The method of claim 1 wherein the capping layer is thinner in thickness than the dielectric layer.
- 5. The method of claim 1 wherein the at least one layer is selected from the group consisting of TaN, Ta, Ti, Ti(Si)N and W.
- 6. The method of claim 5 wherein the thickness of the metal is 10 to 500 angstroms.
- 7. The method of claim 2 wherein the liner layer is selected from the group consisting of TaN, Ta, Ti, Ti(Si)N,and W and the metal layer is selected from the group consisting of TaN, Ta, Ti, Ti(Si)N, W and Cu.
- 8. The method of claim 7 wherein the liner layer is TaN and the at least one layer is Ta.
- 9. The method of claim 1 further comprising the step of filling the opening with copper.
- 10. The method of claim 2 further comprising the step of filling the opening with copper.
- 11. The method of claim 1 wherein the opening is a via or a trench.
- 12. The method of claim 1 wherein the metal conductor is selected from the group consisting of copper, tungsten and aluminum.
- 13. The method of claim 1 wherein a gas for sputter etching is selected from the group consisting of Ar, He, Ne, Xe, N2, H2, NH3, N2H2 and mixtures thereof.
- 14. The method of claim 1 wherein in the step of sputter etching, the sputter etching stops after at least partially sputter etching the metal conductor.
- 15. The method of claim 1 wherein in the step of sputter etching, the sputter etching stops on a top surface of the metal conductor.
RELATED APPLICATION
[0001] This Application is related to U.S. patent application Ser. No. ______, entitled “A Method for Depositing a Metal Layer on a Semiconductor Interconnect Structure” (IBM Docket No. FIS9-2002-0197US1), filed even date herewith.