Claims
- 1. An electronic assembly comprising:a semiconductor chip having a top surface overlayed by a layer of insulating material containing a first multiplicity of via openings each filled with a solder bump on top of a bond pad, said layer of insulating material having a thickness between about 20 μm and about 200 μm, and a circuit board having a top surface formed with a second multiplicity of conductive pads positioned in a mirror image relationship to said first multiplicity of via openings on said semiconductor chip, said top surface of the circuit board intimately joins said top surface of the semiconductor chip with an underfill layer disposed thereinbetween such that electrical communication between said first multiplicity of via openings filled with said solder bumps and said corresponding second multiplicity of conductive pads is established.
- 2. An electronic assembly according to claim 1, wherein said layer of insulating material covering said top surface of the semiconductor chip being formed of a polymeric material.
- 3. An electronic assembly according to claim 1, wherein said layer of insulating material overlying said top surface of the semiconductor chip being a screen printable polyimide.
- 4. An electronic assembly according to claim 1, wherein said layer of insulating material overlying said top surface of the semiconductor chip being an in-situ mold for filling by a molten solder screening process of said first multiplicity of solder bumps.
- 5. An electronic assembly according to claim 1, wherein each of said multiplicity of via openings further comprises a BLM layer disposed between said solder bump and said bond pad.
- 6. An electronic assembly according to claim 5, wherein said BLM layer comprises at least two sublayers selected from the group consisting of an adhesion layer, a diffusion barrier layer and a wetting layer.
- 7. An electronic assembly according to claim 1, wherein said underfill layer further comprises a surface enhancing agent.
- 8. An electronic assembly according to claim 1, wherein said underfill layer disposed between said semiconductor chip and said circuit board has a thickness of not more than 15 μm.
Parent Case Info
This is a divisional of copending application(s) Ser. No. 09/301,890 filed on Apr. 29, 1999 U.S. Pat. No. 6,341,418.
US Referenced Citations (18)