Claims
- 1. A method for forming a self-aligned epitaxial base transistor comprising the steps of:
- (a) depositing an intrinsic base layer of epitaxial semiconductor on a substrate structure having shallow and deep trench isolation regions defining a collector region doped with a first conductivity type, said intrinsic base layer being doped with a second conductivity type;
- (b) depositing a conductive etch stop layer of heavily doped epitaxial semiconductor on said intrinsic base layer, said conductive etch stop layer having a thickness substantially thinner than said intrinsic base layer and being heavily doped with said second conductivity type;
- (c) depositing an extrinsic base layer of undoped polycrystalline semiconductor on said conductive etch stop layer, and implanting a dopant of said second conductivity type in an upper surface of said extrinsic base layer;
- (d) depositing an oxide layer on said extrinsic base layer;
- (e) depositing a nitride layer on said oxide layer;
- (f) forming an emitter window vertically through said nitride and oxide layers and a portion of said extrinsic base layer;
- (g) selectively removing the remaining portion of said extrinsic base layer within said emitter window;
- (h) selectively oxidizing said conductive etch stop layer within said emitter window;
- (i) forming oxide and nitride sidewalls within said emitter window; and
- (j) forming an emitter region of polycrystalline semiconductor within said emitter window, said emitter region being doped with said first conductivity type; and,
- (k) driving dopant of said second conductivity type from said heavily doped conductive etch stop layer into said undoped extrinsic base layer and from said upper surface of said extrinsic base layer into said undoped extrinsic base layer.
- 2. The method of claim 1 further including the step of depositing a nitride sidewall layer in said emitter window prior to the selective removal of the remaining portion of the extrinsic base layer within said emitter window.
- 3. The method of claim 1 wherein said intrinsic base layer, said conducting etch stop layer and said extrinsic base layer are each formed of silicon.
- 4. The method of claim 1 wherein the intrinsic base layer is formed of a compound semiconductor, and, said conducting etch stop layer and said extrinsic base layer are formed of silicon.
- 5. The method of claim 4 wherein the compound semiconductor is silicon germanium.
- 6. The method of claim 1 wherein the intrinsic base layer is deposited by low temperature epitaxy.
- 7. The method of claim 6 wherein the low temperature epitaxy is performed using an ultra high vacuum chemical vapor deposition process.
- 8. The method of claim 1 wherein the conductive etch stop layer is deposited by low temperature epitaxy.
- 9. The method of claim 8 wherein the low temperature epitaxy is performed using an ultra high vacuum chemical vapor deposition process.
- 10. The method of claim 1 wherein said conductive etch stop layer is deposited to a thickness in the range of 10 to 20 nm.
- 11. The method of claim 1 wherein the extrinsic base layer is deposited by low pressure chemical vapor deposition.
- 12. The method of claim 11 wherein the extrinsic base layer is ion implanted with the dopant of the second conductivity type.
- 13. The method of claim 1 wherein the intrinsic base layer and the conductive etch stop layer are deposited in a single deposition process in which the dopant concentration of said intrinsic base layer is abruptly increased from a range of about 10.sup.17 -10.sup.19 cm.sup.-3 to a concentration of about 10.sup.21 cm.sup.-3 to form said conductive etch stop layer.
- 14. The method of claim 1 wherein the emitter window is formed by a reactive ion etch.
- 15. The method of claim 14 wherein the reactive ion etch is a highly directional timed etch.
- 16. The method of claim 1 wherein the remaining portion of said extrinsic base layer is selectively removed in a KOH solution.
- 17. The method of claim 1 wherein the step of forming said emitter region further includes the step of annealing, said conductive etch stop layer being a dopant source for said extrinsic base layer during said annealing.
Parent Case Info
This is a divisional of copending application Ser. No. 606,658 , filed on Oct. 31, 1990, now abandoned.
US Referenced Citations (11)
Foreign Referenced Citations (1)
Number |
Date |
Country |
63-289863 |
Nov 1988 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Kuhn, G. L., et al., "Thin Silicon Film on Insulating Substrate," Journal of the Electrochemical Society, vol. 120, No. 11, pp. 1563-1566 (1973). |
Burghartz, J. N., et al., "Self-Aligned SiGe-Base Heterojunction Bipolar Transistor By Selective Epitaxy Emitter Window (SEEW) Technology," IEEE Electron Device Letters, vol. 11, No. 7, pp. 288-290 (Jul. 1990). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
606658 |
Oct 1990 |
|