This application claims the priority of Application No. 2008-060580, filed Mar. 11, 2008 in Japan, the subject matter of which is incorporated herein by reference.
The present invention relates to a method for fabricating a semiconductor device using a SOI (Silicon-On-Insulator) substrate.
Recently, an SOI substrate has been used widely for a semiconductor device. An SOI substrate has a variety of advantages as compared with a bulk silicon substrate. An SOI substrate includes a semiconductor support layer; an insulating layer (BOX layer) formed on the semiconductor support layer; and an SOI layer (silicon layer) formed on the insulating layer. In fabrication process of a semiconductor device, LOCOS (Local Oxidation of Silicon) technique and STI (Shallow Trench Isolation) technique are well know as a device isolation technique.
Next, as shown in
The following patent publications describe a method for forming a wafer ID on a semiconductor substrate;
Next, as shown in
Next, a resist layer (110) is formed on the Si nitride layer 108, and then the resist layer 110 is patterned, as shown in
Subsequently, lithography and etching process is carried out to pattern (shape) active regions 104 using the resist layer 110 as a mask, as shown in
Next, as shown in
Next, as shown in
According to the above described conventional method, lithography and etching process is required only in order to remove the SOI layer 104 and the BOX layer 102 located above the wafer ID. As a result, more process is necessary, and more masks are necessary to use, and as a result, fabrication cost would increase.
In general, according to a STI technique for forming a device isolation region, there is an advantage in that an active region and a device isolation region are formed to be flat. On the other hand, there is a disadvantage in that an alignment mark used in a lithography process is hardly recognized or detected, and therefore, a specific process for exposing an alignment mark on the wafer is required.
Accordingly, an object of the present invention is to provide a method for fabricating a semiconductor device, which may reduce the number of process for forming a wafer ID and reduce the number of masks to be used.
Additional objects, advantages and novel features of the present invention will be set forth in part in the description that follows, and in part will become apparent to those skilled in the art upon examination of the following or may be learned by practice of the invention. The objects and advantages of the invention may be realized and attained by means of the instrumentalities and combinations particularly pointed out in the appended claims.
According to a first aspect of the present invention, a method for fabricating a semiconductor device using a SOI substrate, includes the steps of: preparing a SOI substrate, comprises a semiconductor support layer; an insulating layer formed on the semiconductor support layer; and a SOI layer formed on the insulating layer; forming an active region on the SOI layer, so that a part of the semiconductor support layer is exposed; and forming a specific mark on the exposed part of the semiconductor support layer. Here, “a specific mark” includes a wafer ID.
According to a second aspect of the present invention, a method for fabricating a semiconductor device using a SOI substrate, includes the steps of preparing a SOI substrate, including a semiconductor support layer, an insulating layer formed on the semiconductor support layer, and a SOI layer formed on the insulating layer; forming an active region on the SOI layer; forming a device isolation regions around the active region; removing a part of the device isolation region to expose a part of the semiconductor support layer; and forming a specific mark on the exposed part of the semiconductor support layer.
Preferably, in the method according to the second aspect of the present invention, a method further includes the steps of: forming an alignment mark on the semiconductor support layer prior to forming the device isolation region; and removing a part of the device isolation region to expose the alignment mark and a region for forming the specific mark at the same time. According to the second aspect of the present invention, a step of lithography and etching for removing an SOI layer and BOX layer only to form a specific mark can be omitted. As a result, the number of process for exposing an alignment mark may be reduced.
201, 301: Semiconductor Support layer
202, 302: BOX Layer
204, 304: SOI Layer
206, 306: Wafer ID
In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These preferred embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other preferred embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and scope of the present inventions is defined only by the appended claims.
First, as shown in
Next, as shown in
Next, a resist layer (210) is formed on the Si nitride layer 208, and then the resist layer 210 is patterned, as shown in
Subsequently, lithography and etching process is carried out to pattern (shape) active regions 204 using the resist layer 210 as a mask, as shown in
After that, as sown in
Next, as shown in
Next, as shown in
After that, as shown in
First, as shown in
Next, as shown in
Next, a resist layer (310) is formed on the Si nitride layer 308, and then the resist layer 310 is patterned, as shown in
Subsequently, lithography and etching process is carried out to pattern (shape) active regions 304 using the resist layer 310 as a mask, as shown in
Next, as shown in
Next, as shown in
Subsequently, as shown in
After that, as sown in
Number | Date | Country | Kind |
---|---|---|---|
2008-060580 | Mar 2008 | JP | national |