The present application claims priority of Korean Patent Application No. 10-2011-0117029, filed on Nov. 10, 2011, which is incorporated herein by reference in its entirety.
1. Field
Exemplary embodiments of the present invention relate to a semiconductor technology, and more particularly, to a method for fabricating a semiconductor device based on Spacer Patterning Technology.
2. Description of the Related Art
As semiconductor design rule for semiconductor devices decreases, the minimum pitch of a pattern required for forming a semiconductor device also greatly decreases. However, the current resolution of the lithography process used to implement a pattern may not keep up with the decrease in the design rule.
In particular, an excimer laser having the wavelength of approximately 153 nm or an extreme ultraviolet (EUV)-class lithography technology having a shorter wavelength may be used to form patterns of approximately 30 nm or less but is still under development to thereby hardly apply to the actual formation of a pattern at present. To address to the concern, a method of forming fine pattern having a pitch of under the resolution limit based on Spacer Patterning Technology (SPT) has been introduced.
When bit lines are formed based on the SPT scheme, an oxide layer is formed over a substrate and then a metal layer for forming bit lines, such as a tungsten (W) layer, is formed by patterning the oxide layer. Also, a hard mask layer of a dual structure including a first hard mask layer formed of an oxide layer and a second hard mask layer formed of a carbon layer is used to perform a patterning process onto the tungsten (W) layer.
When the oxide layer and the tungsten (W) layer are etched by using the hard mask layer of the dual structure, the oxide layer is etched first by using the second hard mask layer of the carbon layer as an etch barrier, and then the tungsten (W) layer is etched by using the first hard mask layer of the oxide layer.
When the oxide layer is etched using the second hard mask layer, both sides of the first hard mask layer formed of the same oxide layer may not be protected and thus they may not function as a hard mask in the subsequent etch process. Therefore, as shown in
To address to the concern, the height of the hard mask layer having the dual structure has to be increased. However, since the increased film height may be vulnerable to film lifting in a stack structure employing the Spacer Patterning Technology (SPT), increasing the height of the hard mask layer may not be appropriate.
As devices are highly integrated and patterns become finer and finer, margins among etched materials may decreased in forming of patterns of approximately 30 nm or less to thereby increase errors in fabricating of semiconductor devices
An exemplary embodiment of the present invention is directed to a method for fabricating a semiconductor device that is capable of providing increased selectivity of a hard mask in etching tungsten, when bit lines of approximately 30 nm are formed.
In accordance with an exemplary embodiment of the present invention, a method for fabricating a semiconductor device includes forming an etch target layer including an insulation layer and a metal layer over a substrate, forming a hard mask layer pattern over the etch target layer, forming a protective layer pattern which includes a first region having a shape of an overhang formed in an upper portion of the hard mask layer pattern, and a second region formed on a side of the hard mask layer pattern, etching the insulation layer of the etch target layer by using the first region as an etch barrier, and etching the metal layer of the etch target layer by using the second region as an etch barrier.
In accordance with another exemplary embodiment of the present invention, a method for fabricating a semiconductor device includes forming an etch target layer including an insulation layer and a metal layer over a substrate; forming a hard mask layer pattern over the etch target layer; forming a protective layer pattern which includes a region having a shape of an overhang formed in an upper portion of the hard mask layer pattern; and etching the insulation layer of the etch target layer by using the region as an etch barrier.
Exemplary embodiments of the present invention will be described below in more detail with reference to the accompanying drawings. The present invention may, however, be embodied in different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the present invention to those skilled in the art. Throughout the disclosure, like reference numerals refer to like parts throughout the various figures and embodiments of the present invention.
The drawings are not necessarily to scale and in some instances, proportions may have been exaggerated in order to clearly illustrate features of the embodiments. When a first layer is referred to as being “on” a second layer or “on” a substrate, it not only refers to a case where the first layer is formed directly on the second layer or the substrate but also a case where a third layer exists between the first layer and the second layer or the substrate.
Referring to
Herein, as illustrated in
Referring to
Subsequently, referring to
Herein, as shown in
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, referring to
Preferably, the process may be performed in, for example, an Inductively Coupled Plasma (ICP)-type equipment under the pressure condition of approximately 15 mT to approximately 30 mT, the Transformer Coupled Plasma [TCP] condition of approximately 600Ws to approximately 800Ws, and the bias voltage condition of approximately 0Wb to approximately 20Wb by using a gas, which is usually chlorine (Cl2).
Herein,
Referring back to
Subsequently, the oxide layer 21A shown in
Subsequently, the protective layer pattern 26A is selectively removed through a sulfuric acid and hydroperoxide mixture (SPM) cleaning process using a mixed solution of sulfuric acid (H2SO4) and hydroperoxide (H2O2).
Subsequently, referring to
The first hard mask layer pattern 22A remaining after the above process is removed by using a chemical.
According to the exemplary embodiment of the present invention, when the hard mask for etching the bit line-forming tungsten layer 21B is formed, the selectivity of the hard mask may be increased by depositing the protective layer through a physical vapor deposition (PVD) process based on the step coverage characteristics over the finally patterned hard mask.
According to an exemplary embodiment of the present invention, when bit lines of approximately 30 nm or less are formed, the selectivity of a hard mask in etching tungsten may be increased, and thereby a semiconductor device may be highly integrated and the yield may be improved.
While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2011-0117029 | Nov 2011 | KR | national |