Claims
- 1. A method for fabricating a conductive via hole in a semiconductor wafer, comprising:
- forming a layer of apertured photoresist on a first wafer surface;
- laser drilling a via hole through said wafer, at a site corresponding to said photoresist aperture;
- metallizing a second wafer surface opposing the first surface;
- placing the second wafer surface on an adhesive layer on a plating block;
- electrically connecting the second surface metallization to the plating block;
- electroplating through the via hole; and
- separating the wafer from the plating block and adhesive layer.
- 2. A method in accordance with claim 1, wherein the wafer includes a circuit pattern on said first surface.
- 3. A method in accordance with claim 2, further comprising forming said apertured photoresist layer such that the aperture is located over the circuit pattern.
- 4. A method in accordance with claim 1, comprising drilling said via hole with a YAG laser.
- 5. A method in accordance with claim 1, wherein said adhesive layer comprises photoresist.
- 6. A method in accordance with claim 1, comprising painting an electrically conductive material on the periphery of the wafer so as to electrically connect the wafer to the plating block.
- 7. A method in accordance with claim 6, wherein the wafer is separated from the plating block by dissolving the adhesive layer and the electrically conductive paint.
Government Interests
The U.S. Government has rights in the subject invention pursuant to Government Contract No. N00014-79-C-0568.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
52-130 |
Apr 1977 |
JPX |