Method for forming a microelectronic structure having a conductive material and a fill material with a hardness of 0.04 GPA or higher within an aperture

Information

  • Patent Grant
  • 7700436
  • Patent Number
    7,700,436
  • Date Filed
    Friday, April 28, 2006
    18 years ago
  • Date Issued
    Tuesday, April 20, 2010
    14 years ago
Abstract
A microelectronic substrate and method for removing adjacent conductive and nonconductive materials from a microelectronic substrate. In one embodiment, the microelectronic substrate includes a substrate material (such as borophosphosilicate glass) having an aperture with a conductive material (such as platinum) disposed in the aperture and a fill material (such as phosphosilicate glass) in the aperture adjacent to the conductive material. The fill material can have a hardness of about 0.04 GPa or higher, and a microelectronics structure, such as an electrode, can be disposed in the aperture, for example, after removing the fill material from the aperture. Portions of the conductive and fill material external to the aperture can be removed by chemically-mechanically polishing the fill material, recessing the fill material inwardly from the conductive material, and electrochemically-mechanically polishing the conductive material. The hard fill material can resist penetration by conductive particles, and recessing the fill material can provide for more complete removal of the conductive material external to the aperture.
Description
TECHNICAL FIELD

The present invention relates generally to methods and apparatuses for removing adjacent conductive and nonconductive materials of a microelectronic substrate.


BACKGROUND

Microelectronic substrates and substrate assemblies typically include a semiconductor material having features, such as memory cells, that are linked with conductive lines. The conductive lines can be formed by first forming trenches or other recesses in the semiconductor material and then overlaying a conductive material (such as a metal) in the trenches. The conductive material is then selectively removed to leave conductive lines extending from one feature in the semiconductor material to another.


One technique for forming microelectronic features, such as capacitors, is to dispose the features in isolated containers within the microelectronic substrate. One typical process includes forming an aperture in a substrate material (such as borophosphosilicate glass or BPSG), coating the microelectronic substrate (including the walls of the aperture) first with a barrier layer and then with a conductive layer, and then overfilling the aperture with a generally nonconductive material, such as a photoresist material. The excess photoresist material, conductive layer material, and barrier layer material located external to the aperture are then removed using chemical-mechanical planarization or polishing (CMP). The capacitor is then disposed within the photoresist material in the aperture and coupled to other features of the microelectronic substrate with an overlying network of vias and lines.


One drawback with the foregoing container technique for forming capacitors is that during the CMP process, small particles of the conductive material removed from the conductive layer can become embedded in the photoresist material within the aperture. The embedded conductive material can cause short circuits and/or other defects in the capacitor that is subsequently formed in the aperture, causing the capacitor to fail.


SUMMARY

The present invention is directed toward methods and apparatuses for removing adjacent conductive and nonconductive materials of a microelectronic substrate. A method in accordance with one aspect of the invention includes forming an aperture in a microelectronic substrate material, disposing a conductive material in the aperture proximate to a wall of the aperture, and disposing a fill material in the aperture proximate to the conductive material. In one aspect of this embodiment, the fill material has a hardness of about 0.04 GPa or higher, and in another aspect of the invention, the fill material has a hardness of about 6.5 GPa or higher. For example, the fill material can include a phosphosilicate glass or a spin-on glass. A microelectronic feature, such as an electrode, can then be disposed in the aperture.


A method in accordance with another aspect of the invention includes providing a microelectronic substrate having a substrate material defining a substrate material plane, a conductive material proximate to the substrate material, and a generally nonconductive material proximate to the conductive material. The conductive material is accordingly positioned between the substrate material and the generally nonconductive material. A portion of the generally nonconductive material includes a first external portion projecting beyond the substrate material plane, and a portion of the conductive material includes a second external portion projecting beyond the substrate material plane. At least part of the first external portion extending beyond the second external portion is removed, and the fill material is recessed inwardly toward the substrate material plane. At least part of the second external portion is also removed. For example, the first external portion can be removed via chemical-mechanical polishing, and the second external portion can be removed via electrochemical-mechanical polishing. In a further aspect of the invention, the first external portion can be recessed until it extends outwardly from the substrate material plane by distance from about 200 Å to about 500 Å.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A-1F schematically illustrate a process for forming features in a microelectronic substrate in accordance with an embodiment of the invention.



FIG. 2 is a partially schematic illustration of an apparatus for carrying out processes in accordance with embodiments of the invention.



FIG. 3 is a partially schematic, isometric view of a portion of the apparatus shown in FIG. 2 in accordance with an embodiment of the invention.



FIG. 4 is a partially schematic, side elevation view of an apparatus for processing a microelectronic substrate in accordance with another embodiment of the invention.



FIG. 5 schematically illustrates a waveform for electrolytically processing a microelectronic substrate in accordance with another embodiment of the invention.





DETAILED DESCRIPTION

The present disclosure describes methods and apparatuses for processing microelectronic substrates. Many specific details of certain embodiments of the invention are set forth in the following description and in FIGS. 1A-5 to provide a thorough understanding of these embodiments. One skilled in the art, however, will understand that the present invention may have additional embodiments and that the invention may be practiced without several of the details described below.



FIG. 1A is a partially schematic illustration of a microelectronic substrate 110 positioned for processing in accordance with an embodiment of the invention. In one aspect of this embodiment, the microelectronic substrate 110 includes a substrate material 111, such as borophosphosilicate glass (BPSG), and in other embodiments, the microelectronic substrate 110 can include other substrate materials 111, such as undoped silicon dioxide. In any of these embodiments, one or more apertures 112 (two of which are shown in FIG. 1A) can be formed in a substrate material plane 113 of the substrate material 111, using conventional techniques such as patterned etching. In one embodiment, the apertures 112 have a relatively high aspect ratio (i.e., depth-to-width ratio). For example, in one particular embodiment, the apertures 112 can have an aspect ratio of about 4:1 or more, and in other embodiments, the apertures 112 can have other aspect ratios. In any of these embodiments, an underlayer 114 (such as tantalum or tantalum oxide) can be disposed on the substrate material plane 113 and adjacent to the walls of the apertures 112. The underlayer 114 can be disposed on the microelectronic substrate 110 using conventional techniques, such as physical vapor deposition (PVD) or chemical vapor deposition (CVD). In one aspect of this embodiment, the underlayer 114 can form a barrier layer and in other embodiments, the underlayer 114 can perform other functions, such as promoting adhesion of subsequently deposited materials onto the walls of the apertures 112.


A layer of conductive material 115 is then disposed on the underlayer 114. In one embodiment, the conductive material 115 can include platinum or platinum alloys, and in other embodiments, the conductive material 115 can include other electrically conductive constituents, such as rhodium, ruthenium, copper or alloys of these materials. Platinum may be particularly suitable for apertures 112 having high aspect ratios, such as aspect ratios of approximately 4:1 or more.


A fill material 117 is then disposed on the conductive material 115. The fill material 117 includes subplane portions 118 (positioned beneath the substrate material plane 113 in the apertures 112) and a first external portion 119 that extends outwardly away from the substrate material plane 113, external to the apertures 112. The first external portion 119 is disposed on a second external portion 120 defined by the part of the conductive material 115 located external to the apertures 112 and beyond the substrate material plane 113.


In one embodiment, the fill material 117 can include a relatively hard, generally nonconductive substance, such as phosphosilicate glass (PSG). In a specific aspect of this embodiment, the fill material 117 can include PSG having 6% phosphorous. In other embodiments, the fill material 117 can include other relatively hard PSG or non-PSG materials, such as spin-on glass (SOG). In any of these embodiments, the fill material 117 has a hardness greater than that of a typical photoresist material. Accordingly, in one particular embodiment, the fill material 117 can have a hardness of about 0.04 GPa or higher. In one aspect of this embodiment, the hardness is calculated by driving an indenter with a known geometry into the material and measuring the normal applied force as a function of displacement. In other embodiments, the hardness is calculated in accordance with other methods. In a particular embodiment in which the fill material 117 includes 6% phosphorous PSG, the fill material 117 can have a hardness of about 6.5 GPa or higher. In any of these embodiments, the relatively hard composition of the fill material 117 can resist penetration from particles of the conductive material 115, as described in greater detail below.


The first external portion 119 of the fill material 117 can be removed (as shown in FIG. 1B) so that the remaining fill material 117 is flush with the conductive material 115. In one aspect of this embodiment, conventional CMP techniques and slurries are used to remove the first projection 119. Apparatuses for removing the first projection 119 are described in greater detail below with reference to FIGS. 2-5.


As shown in FIG. 1C, a portion of the remaining fill material 117 can be recessed relative to the adjacent conductive material 115 prior to removing the adjacent conductive material 115. For example, when the conductive material 115 projects away from the substrate material plane 113 by a distance D1, the remaining fill material 117 can project by distance D2 (less than D1) from the substrate material plane 113. In one particular embodiment, where D1 is approximately 1,000 Å, D2 can be from about 200 Å to about 500 Å. In other embodiments, the relative values of D1 and D2 can be different, so long as D2 is less than D1. For example, the recess distance (e.g., D1 minus D2) can be from about 50% to about 80% of D1. In any of these embodiments, selective etch techniques can be used to selectively recess the fill material 117 relative to the adjacent second external portion 120 of the conductive material 115. The second external portion 120 is then removed, as described below.



FIG. 1D is a schematic illustration of the microelectronic substrate 110 after the second external portion 120 (FIG. 1C) of the conductive material 115 has been removed. The second external portion 120 can be removed using electrochemical-mechanical polishing (ECMP) techniques and an apparatus generally similar to that described in greater detail below with reference to FIGS. 2-5. In one aspect of this embodiment, the removal of the conductive material 115 is halted upon exposing the underlayer 114. In a further aspect of this embodiment, the conductive material 115 is removed more rapidly than is the fill material 117, so that projections 122 of the fill material 117 extend outwardly from the substrate material plane 113 at the end of this phase of processing. For example, during ECMP processing, the conductive material 115 is removed electrolytically, as well as by chemical and/or mechanical action, whereas the generally nonconductive fill material 117 is removed without electrolytic action. As will be described in greater detail below with reference to FIG. 1E, the projections 122 of the fill material 117 are removed in a subsequent step.


One aspect of an embodiment of the process described above with reference to FIGS. 1C and 1D is that the fill material 117 is recessed relative to the adjacent conductive material 115 by a selected distance prior to removing the adjacent conductive material 115. One advantage of this process is that recessing the fill material 117 can reduce the likelihood for forming residual deposits of conductive material 115 around the apertures 112. For example, if the fill material 117 is flush with the second projection 120 (as indicated by distance D0 in FIG. 1C) when the conductive material 115 is removed, the resulting large mass of fill material 117 extending away from the substrate material plane 113 can “shield” the adjacent conductive material 115 and reduce the effectiveness of the ECMP process for removing the conductive material 115. Accordingly, the process can leave residual deposits 115a of the conductive material 115 around the apertures 112, as shown in dashed lines in FIG. 1D. These deposits, if not removed, can cause short-circuits with adjacent structures, and/or can adversely affect subsequent processing steps. Conversely, if the fill material 117 is recessed substantially lower than the distance D2, the fill material 117 may not adequately support the conducive material 115 within the apertures 112 during the ECMP and CMP processes, causing the conductive material 115 to shear out of the apertures 112 during processing.


The projections 122 of the fill material 117, along with the portions of the underlayer 114 and the conductive material 115 extending out of the apertures 112, are then removed to form the containers 130, as shown in FIG. 1E. Accordingly, each container 130 includes a volume of fill material 117 surrounded by a layer of conductive material 115, which is in turn surrounded by the underlayer 114. At this point, each container 130 is electrically isolated and shielded from the surrounding structures in the microelectronic substrate 110.


As shown in FIG. 1F, further features (such as electrodes) can next be disposed in the containers 130 to form structures 121 such as capacitors. The features can be disposed in the containers 130 using conventional techniques (such as selective etching and deposition) and are electrically coupled to each other and/or to external contacts with a network of vias and/or lines, also formed with conventional techniques, such as damascene techniques. For example, in one embodiment, the remaining fill material 117 within the apertures 112 is removed. A film 118, formed from a material such as tantalum pentoxide, is then disposed in the apertures 112, and a conductive electrode 119 is disposed adjacent to the film 118 to form the capacitor. In other embodiments, the foregoing techniques can be used to form other features in the microelectronic substrate 110, such as trenches and/or conductive lines. In any of these embodiments, portions of the microelectronic substrate 110 can then be diced from the larger wafer of which they are a part for encapsulation and incorporation in electronic devices.



FIGS. 2-5 schematically illustrate apparatuses for processing the microelectronic substrate 110 in a manner generally similar to that described above with reference to FIGS. 1A-1F. For example, FIG. 2 schematically illustrates an apparatus 260 chemically-mechanically and/or electrochemically-mechanically polishing the microelectronic substrate 110 in accordance with an embodiment of the invention. In one aspect of this embodiment, the apparatus 260 has a support table 280 with a top-panel 281 at a workstation where an operative portion “W” of a polishing pad 283 is positioned. The top-panel 281 is generally a rigid plate to provide a flat, solid surface to which a particular section of the polishing pad 283 may be secured during polishing.


The apparatus 260 can also have a plurality of rollers to guide, position and hold the polishing pad 283 over the top-panel 281. The rollers can include a supply roller 287, first and second idler rollers 284a and 284b, first and second guide rollers 285a and 285b, and a take-up roller 286. The supply roller 287 carries an unused or preoperative portion of the polishing pad 283, and the take-up roller 286 carries a used or postoperative portion of the polishing pad 283. Additionally, the first idler roller 284a and the first guide roller 285a can stretch the polishing pad 283 over the top-panel 281 to hold the polishing pad 283 stationary during operation. A motor (not shown) drives at least one of the supply roller 287 and the take-up roller 286 to sequentially advance the polishing pad 283 across the top-panel 281. Accordingly, clean preoperative sections of the polishing pad 283 may be quickly substituted for used sections to provide a consistent surface for polishing and/or cleaning the microelectronic substrate 110.


The apparatus 260 can also have a carrier assembly 290 that controls and protects the microelectronic substrate 110 during polishing. The carrier assembly 290 can include a substrate holder 292 to pick up, hold and release the substrate 110 at appropriate stages of the polishing process. The carrier assembly 290 can also have a support gantry 294 carrying a drive assembly 295 that can translate along the gantry 294. The drive assembly 295 can have an actuator 296, a drive shaft 297 coupled to the actuator 296, and an arm 298 projecting from the drive shaft 297. The arm 298 carries the substrate holder 292 via a terminal shaft 299 such that the drive assembly 295 orbits the substrate holder 292 about an axis E-E (as indicated by arrow “R1”). The terminal shaft 299 may also rotate the substrate holder 292 about its central axis F-F (as indicated by arrow “R2”).


The polishing pad 283 and a polishing liquid 289 define a polishing medium 282 that mechanically and/or chemically-mechanically removes material from the surface of the microelectronic substrate 110. The polishing pad 283 used in the apparatus 260 can be a fixed-abrasive polishing pad in which abrasive particles are fixedly bonded to a suspension medium. Accordingly, the polishing solution 289 can be a “clean solution” without abrasive particles because the abrasive particles are fixedly distributed across a polishing surface 288 of the polishing pad 283. In other applications, the polishing pad 283 may be a nonabrasive pad without abrasive particles, and the polishing solution 289 can be a slurry with abrasive particles and chemicals to remove material from the microelectronic substrate 110. To polish the microelectronic substrate 110 with the apparatus 260, the carrier assembly 290 presses the microelectronic substrate 110 against the polishing surface 288 of the polishing pad 283 in the presence of the polishing solution 289. The drive assembly 295 then orbits the substrate holder 292 about the axis E-E and optionally rotates the substrate holder 292 about the axis F-F to translate the substrate 110 across the polishing surface 288. As a result, the abrasive particles and/or the chemicals in the polishing medium 282 remove material from the surface of the microelectronic substrate 110 in a chemical and/or chemical-mechanical polishing process.


In a further aspect of this embodiment, the polishing solution 289 can include an electrolyte for ECMP processing. In another embodiment, the apparatus 260 can include an electrolyte supply vessel 230 that delivers an electrolyte separately to the polishing surface 288 of the polishing pad 283 with a conduit 237, as described in greater detail below with reference to FIG. 3. In either embodiment, the apparatus 260 can further include a current supply 221 coupled to electrodes positioned proximate to the polishing pad 283. Accordingly, the apparatus 260 can electrolytically remove material from the microelectronic substrate 110.



FIG. 3 is a partially exploded, partially schematic isometric view of a portion of the apparatus 260 described above with reference to FIG. 2. In one aspect of the embodiment shown in FIG. 3, the top-panel 281 houses a plurality of electrode pairs 370, each of which includes a first electrode 340a and a second electrode 340b. The first electrodes 340a are coupled to a first lead 348a and the second electrodes 340b are coupled to a second lead 348b. The first and second leads 348a and 348b are coupled to the current supply 241 (FIG. 2). In one aspect of this embodiment, the first electrodes 340a can be separated from the second electrodes 340b by an electrode dielectric layer 349a that includes Teflon™ or another suitable dielectric material. The electrode dielectric layer 349a can accordingly control the volume and dielectric constant of the region between the first and second electrodes 340a and 340b to control the electrical coupling between the electrodes.


The electrodes 340a and 340b can be electrically coupled to the microelectronic substrate 110 (FIG. 2) by the polishing pad 283. In one aspect of this embodiment, the polishing pad 283 is saturated with an electrolyte 331 supplied by the supply conduits 337 through apertures 338 in the top-panel 281 just beneath the polishing pad 283. Accordingly, the electrodes 320a and 320b are selected to be compatible with the electrolyte 331. In an another arrangement, the electrolyte 331 can be supplied to the polishing pad 283 from above (for example, by disposing the electrolyte 331 in the polishing liquid 289, rather than by directing the electrolyte upwardly through the polishing pad 283). Accordingly, the apparatus 260 can include a pad dielectric layer 349b (FIG. 2) positioned between the polishing pad 283 and the electrodes 340a and 340b. When the pad dielectric layer 349b is in place, the electrodes 340a and 340b are isolated from physical contact with the electrolyte 331 and can accordingly be selected from materials that are not necessarily compatible with the electrolyte 331.



FIG. 4 is an isometric view of a portion of an apparatus 460 having electrodes 440 (shown as a first electrode 440a and a second electrode 440b), and a polishing medium 482 arranged in accordance with another embodiment of the invention. In one aspect of this embodiment, the polishing medium 482 includes polishing pad portions 483 that project beyond the electrodes 440a and 440b. Each polishing pad portion 483 can include a polishing surface 488 and a plurality of flow passages 484 coupled to a fluid source (not shown in FIG. 4) with a conduit 437. Each flow passage 484 can have an aperture 485 proximate to the polishing surface 488 to provide an electrolyte 431 proximate to an interface between the microelectronic substrate 110 and the polishing surface 488. In one aspect of this embodiment, the pad portions 483 can include recesses 487 surrounding each aperture 485. Accordingly, the electrolyte 431 can proceed outwardly from the flow passages 484 while the microelectronic substrate 110 is positioned directly overhead and remains spaced apart from the electrodes 420.


Any of the foregoing apparatuses described above with reference to FIGS. 2-4 can be used to chemically-mechanically process the microelectronic substrate 110, and/or electrochemically-mechanically process the microelectronic substrate 110. When the apparatuses are used to electrochemically-mechanically process the microelectronic substrate 110, they can provide a varying electrical current that passes from the electrodes, through the conductive material of the microelectronic substrate 110, via the electrolytic fluid without contacting the electrodes with the microelectronic substrate 110. For example, as shown in FIG. 5, the apparatus can generate a high-frequency wave 504 and can superimpose a low-frequency wave 502 on the high-frequency wave 504. In one aspect of this embodiment, the high-frequency wave 504 can include a series of positive or negative voltage spikes contained within a square wave envelope defined by the low-frequency wave 502. Each spike of the high-frequency wave 504 can have a relatively steep rise-time slope to transfer charge through the dielectric material to the electrolyte and a more gradual fall-time slope. The fall-time slope can define a straight line, as indicated by high-frequency wave 504, or a curved line, as indicated by high-frequency wave 504a. In other embodiments, the high-frequency wave 504 and the low-frequency wave 502 can have other shapes depending, for example, on the particular characteristics of the dielectric material and the electrolyte, the characteristics of the microelectronic substrate 110, and/or the target rate at which conductive material is to be removed from the microelectronic substrate 110.


From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but that various modifications may be made without deviating from the spirit and scope of the invention. For example, many of the structures and processes described above in the content of microelectronic containers can also be applied to other microelectronic features. Accordingly, the invention is not limited except as by the appended claims.

Claims
  • 1. A method for forming microelectronic structures in a substrate, comprising: disposing a conductive material on the substrate, the conductive material including a first conductive portion positioned in an aperture of the substrate, and a second conductive portion projecting beyond a substrate material plane bounding the substrate, wherein the aperture extends into the substrate from the substrate material plane;disposing a generally non-conductive material on the substrate and in the aperture, the non-conductive material including a first non-conductive portion in the aperture proximate to the first conductive portion and a second non-conductive portion projecting from the aperture and extending beyond the substrate material plane;polishing the substrate to remove at least a part of the second non-conductive portion external to the aperture so that the remaining second non-conductive portion is generally flush with the second conductive portion;recessing the remaining second non-conductive portion inwardly toward the substrate material plane from the second conductive portion by a recess distance via selective etching with the recessed second portion still projecting beyond the substrate material plane;thereafter, removing the second conductive portion of the conductive material via electrochemical-mechanical polishing while the recessed second non-conductive portion projects beyond the substrate material plane; andremoving the recess second non-conductive portion projecting beyond the substrate material plane.
  • 2. The method of claim 1, further comprising removing the second non-conductive portion of the non-conductive material from the substrate such that the remaining first non-conductive portion of the non-conductive material is generally flush with the substrate material plane.
  • 3. The method of claim 2, further comprising removing the first non-conductive portion of the generally non-conductive material after the second conductive portion is removed.
  • 4. The method of claim 2, further comprising removing the first non-conductive portion after the second conductive portion of the conductive material is removed, and forming a microelectronic feature in the aperture.
  • 5. The method of claim 1 wherein disposing a generally non-conductive material includes disposing a generally non-conductive material having a hardness of at least 0.04 GPa.
  • 6. The method of claim 1 wherein disposing a generally non-conductive material includes disposing a generally non-conductive material having a hardness of about 6.5 GPa or higher.
  • 7. The method of claim 1, further comprising, selecting the recess distance based on a likelihood of the conductive material forming residual deposit around the aperture and an ability of the first non-conductive portion to provide support to the first conductive portion in the aperture during electrochemical-mechanical polishing.
  • 8. A method for forming microelectronic structures in a substrate, comprising: disposing a conductive material on the substrate, the conductive material including a first conductive portion positioned in an aperture of the substrate and a second conductive portion projecting beyond a substrate material plane bounding the substrate, wherein the aperture extends into the substrate from the substrate material plane;disposing a generally non-conductive material on the substrate, the non-conductive material including a first non-conductive portion in the aperture proximate to the first conductive portion and a second non-conductive portion projecting from the aperture and extending beyond the substrate material plane;chemical-mechanically polishing the substrate to remove a part of the second non-conductive portion so that the remaining second non-conductive portion is generally flush with the second conductive portion;selectively etching the remaining second non-conductive portion to recess the second non-conductive portion inwardly toward the substrate material plane from the second conductive portion by the recess distance, the recessed remaining second non-conductive portion still projecting beyond the substrate material plane;thereafter, electrochemically-mechanically polishing the substrate to remove the second conductive portion projecting beyond the substrate material plane while the recessed remaining second non-conductive portion projects beyond the substrate material plane; andremoving the second non-conductive portion of the non-conductive material from the substrate such that the remaining first non-conductive portion of the non-conductive material is generally co-planar with the substrate material plane.
  • 9. The method of claim 8 wherein selectively etching the second non-conductive portion includes selectively etching the second non-conductive portion so that to be recessed inwardly toward the substrate material plane from the second conductive portion by a selected distance.
  • 10. The method of claim 8 wherein the second conductive portion projects beyond the substrate material plane for a first distance, and wherein selectively etching the second non-conductive portion includes selectively etching the second non-conductive portion so that the second non-conductive portion projects beyond the substrate material plane for a second distance, the second distance is about 50% to about 80% of the first distance.
  • 11. The method of claim 8 wherein the second conductive portion projects beyond the substrate material plane for a first distance of about 1000 Angstroms, and wherein selectively etching the second non-conductive portion includes selectively etching the second non-conductive portion so that the second non-conductive portion projects beyond the substrate material plane for a second distance of about 200 Angstroms to about 500 Angstroms.
  • 12. The method of claim 8, further comprising reducing a likelihood of forming residual deposits of the conductive material around the aperture during electrochemically-mechanically polishing the substrate with the second non-conductive portion recessed by the recess distance.
  • 13. The method of claim 8, further comprising removing the non-conductive material from the substrate after electrochemically-mechanically polishing the substrate.
  • 14. The method of claim 8, further comprising, selecting the recess distance based on a likelihood of the conductive material forming residual deposit around the aperture and an ability of the first non-conductive portion to provide support to the first conductive portion in the aperture during electrochemical-mechanical polishing.
  • 15. A method for forming microelectronic structures, comprising: forming an aperture in a microelectronic substrate material having a substrate material plane;disposing a conductive material in the aperture proximate to a wall of the aperture, the conductive material including a first portion external to the aperture and projecting beyond the substrate material plane;disposing a fill material on the substrate and in the aperture proximate to the conductive material, the fill material having a hardness of about 0.04 GPa or higher and including a second portion projecting beyond the substrate material plane;removing a first part of the second portion external to the aperture via polishing to expose a surface of the first portion of the conductive material with a remaining second part of the second portion of the fill material generally co-planar with the surface of the first portion of the conductive material;recessing the remaining second part of the second portion inwardly toward the substrate material plane from the exposed surface of the first portion by a recess distance via selective etching with the recessed second portion still projecting beyond the substrate material plane;thereafter, removing the first portion of the conductive material via electrochemical-mechanical polishing while the recessed second portion projects beyond the substrate material plane;removing the second part of the second portion of the fill material such that the fill material is generally co-planar with the substrate material plane; andforming a microelectronic feature in the aperture.
  • 16. The method of claim 15 wherein forming an aperture in the microelectronic substrate material includes forming an aperture having an aspect ratio of about 4:1 or more in borophosphosilicate glass, and wherein disposing the conductive material includes disposing platinum, further wherein disposing the fill material includes disposing phosphosilicate glass.
  • 17. The method of claim 15 wherein disposing a fill material includes disposing a fill material having a hardness of about 6.5 GPa or higher.
  • 18. The method of claim 15 wherein forming an aperture in a microelectronic substrate material includes forming an aperture in borophosphosilicate glass.
  • 19. The method of claim 15 wherein disposing a fill material includes disposing phosphosilicate glass.
  • 20. The method of claim 15 wherein disposing a fill material includes disposing a spin-on glass.
  • 21. The method of claim 15 wherein forming the microelectronic feature includes forming an electrode.
  • 22. The method of claim 15, further comprising removing the fill material from the aperture prior to disposing the microelectronic feature in the aperture.
  • 23. The method of claim 15, further comprising selecting the recess distance based on a likelihood of the conductive material forming residual deposit around the aperture and an ability of the first non-conductive portion to provide support to the first conductive portion in the aperture during electrochemical-mechanical polishing.
CROSS-REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. application Ser. No. 10/230,628 filed Aug. 29, 2002, now U.S. Pat. No. 7,078,308 issued Jul. 18, 2006, which is related to the following U.S. patent applications, all of which are incorporated herein by reference: Ser. No. 09/651,779 filed Aug. 30, 2000; Ser. No. 09/888,084 filed Jun. 21, 2001; Ser. No. 09/887,767 filed Jun. 21, 2001; and Ser. No. 09/888,002 filed Jun. 21, 2001. This application is also related to the following U.S. patent applications, filed Aug. 29, 2002 and incorporated herein by reference: Ser. Nos. 10/230,970; 10/230,972; 10/230,973 and 10/230,463.

US Referenced Citations (162)
Number Name Date Kind
2315695 Faust Apr 1943 A
2516105 Der Mateosian Jul 1950 A
3239439 Helmke Mar 1966 A
3334210 Williams et al. Aug 1967 A
4613417 Laskowski et al. Sep 1986 A
4839005 Katsumoto et al. Jun 1989 A
5098533 Duke et al. Mar 1992 A
5162248 Dennison et al. Nov 1992 A
5244534 Yu et al. Sep 1993 A
5300155 Sandhu et al. Apr 1994 A
5344539 Shinogi et al. Sep 1994 A
5562529 Kishii et al. Oct 1996 A
5567300 Datta et al. Oct 1996 A
5575885 Hirabayashi et al. Nov 1996 A
5618381 Doan et al. Apr 1997 A
5624300 Kishii et al. Apr 1997 A
5676587 Landers et al. Oct 1997 A
5681423 Sandhu et al. Oct 1997 A
5780358 Shou et al. Jul 1998 A
5800248 Pant et al. Sep 1998 A
5807165 Uzoh et al. Sep 1998 A
5840629 Carpio Nov 1998 A
5843818 Joo et al. Dec 1998 A
5846398 Carpio Dec 1998 A
5863307 Zhou et al. Jan 1999 A
5888866 Chien Mar 1999 A
5897375 Watts et al. Apr 1999 A
5911619 Uzoh et al. Jun 1999 A
5930699 Bhatia Jul 1999 A
5934980 Koos et al. Aug 1999 A
5952687 Kawakubo et al. Sep 1999 A
5954975 Cadien et al. Sep 1999 A
5954997 Kaufman et al. Sep 1999 A
5972792 Hudson Oct 1999 A
5993637 Hisamatsu Nov 1999 A
6001730 Farkas et al. Dec 1999 A
6007695 Knall et al. Dec 1999 A
6010964 Glass Jan 2000 A
6024856 Haydu et al. Feb 2000 A
6033953 Aoki et al. Mar 2000 A
6039633 Chopra Mar 2000 A
6046099 Cadien et al. Apr 2000 A
6051496 Jang Apr 2000 A
6060386 Givens May 2000 A
6060395 Skrovan et al. May 2000 A
6063306 Kaufman et al. May 2000 A
6066030 Uzoh May 2000 A
6066559 Gonzalez et al. May 2000 A
6068787 Grumbine et al. May 2000 A
6077412 Ting et al. Jun 2000 A
6083840 Mravic et al. Jul 2000 A
6100197 Hasegawa Aug 2000 A
6103096 Datta et al. Aug 2000 A
6103628 Talieh Aug 2000 A
6103636 Zahorik et al. Aug 2000 A
6115233 Seliskar et al. Sep 2000 A
6117781 Lukanc et al. Sep 2000 A
6121152 Adams et al. Sep 2000 A
6132586 Adams et al. Oct 2000 A
6143155 Adams et al. Nov 2000 A
6162681 Wu Dec 2000 A
6171467 Weihs et al. Jan 2001 B1
6174425 Simpson et al. Jan 2001 B1
6176992 Talieh Jan 2001 B1
6180947 Stickel et al. Jan 2001 B1
6187651 Oh Feb 2001 B1
6190494 Dow Feb 2001 B1
6196899 Chopra et al. Mar 2001 B1
6197182 Kaufman Mar 2001 B1
6206756 Chopra et al. Mar 2001 B1
6218309 Miller et al. Apr 2001 B1
6250994 Chopra et al. Jun 2001 B1
6259128 Adler et al. Jul 2001 B1
6273786 Chopra et al. Aug 2001 B1
6276996 Chopra Aug 2001 B1
6280581 Cheng Aug 2001 B1
6287974 Miller Sep 2001 B1
6299741 Sun et al. Oct 2001 B1
6303956 Sandhu et al. Oct 2001 B1
6313038 Chopra et al. Nov 2001 B1
6322422 Satou Nov 2001 B1
6328632 Chopra Dec 2001 B1
6368184 Beckage Apr 2002 B1
6368190 Easter et al. Apr 2002 B1
6379223 Sun et al. Apr 2002 B1
6395152 Wang May 2002 B1
6395607 Chung May 2002 B1
6416647 Dordi et al. Jul 2002 B1
6451663 Choi et al. Sep 2002 B1
6455370 Lane Sep 2002 B1
6461911 Ahn et al. Oct 2002 B2
6464855 Chadda et al. Oct 2002 B1
6504247 Chung Jan 2003 B2
6515493 Adams et al. Feb 2003 B1
6537144 Tsai et al. Mar 2003 B1
6551935 Chopra et al. Apr 2003 B1
6599806 Lee Jul 2003 B2
6602117 Chopra et al. Aug 2003 B1
6605539 Lee et al. Aug 2003 B2
6607988 Yunogami et al. Aug 2003 B2
6620037 Kaufman et al. Sep 2003 B2
6689258 Lansford et al. Feb 2004 B1
6693036 Nogami et al. Feb 2004 B1
6705926 Zhou et al. Mar 2004 B2
6722942 Lansford et al. Apr 2004 B1
6722950 Dabral et al. Apr 2004 B1
6726823 Wang et al. Apr 2004 B1
6736952 Emesh et al. May 2004 B2
6753250 Hill et al. Jun 2004 B1
6776693 Duboust et al. Aug 2004 B2
6780772 Uzoh et al. Aug 2004 B2
6797623 Sato et al. Sep 2004 B2
6808617 Sato et al. Oct 2004 B2
6811680 Chen et al. Nov 2004 B2
6846227 Sato et al. Jan 2005 B2
6848970 Manens et al. Feb 2005 B2
6852630 Basol et al. Feb 2005 B2
6858124 Zazzera et al. Feb 2005 B2
6867136 Basol et al. Mar 2005 B2
6881664 Catabay et al. Apr 2005 B2
6884338 Kesari et al. Apr 2005 B2
6893328 So May 2005 B2
6899804 Duboust et al. May 2005 B2
6951599 Yahalom et al. Oct 2005 B2
6977224 Dubin et al. Dec 2005 B2
7074113 Moore Jul 2006 B1
7078308 Lee et al. Jul 2006 B2
7229535 Wang et al. Jun 2007 B2
20010035354 Ashjaee et al. Nov 2001 A1
20020020627 Kunisawa et al. Feb 2002 A1
20020025759 Lee et al. Feb 2002 A1
20020025760 Lee et al. Feb 2002 A1
20020025763 Lee et al. Feb 2002 A1
20020104764 Banerjee et al. Aug 2002 A1
20020115283 Ho et al. Aug 2002 A1
20030054729 Lee et al. Mar 2003 A1
20030064669 Basol et al. Apr 2003 A1
20030109198 Lee et al. Jun 2003 A1
20030113996 Nogami et al. Jun 2003 A1
20030129927 Lee et al. Jul 2003 A1
20030178320 Liu et al. Sep 2003 A1
20030226764 Moore et al. Dec 2003 A1
20030234184 Liu et al. Dec 2003 A1
20040043582 Chopra Mar 2004 A1
20040043629 Lee et al. Mar 2004 A1
20040043705 Lee et al. Mar 2004 A1
20040154931 Hongo et al. Aug 2004 A1
20040192052 Mukherjee et al. Sep 2004 A1
20040259479 Sevilla Dec 2004 A1
20050016861 Laursen et al. Jan 2005 A1
20050020004 Chopra Jan 2005 A1
20050020192 Lee et al. Jan 2005 A1
20050034999 Moore et al. Feb 2005 A1
20050035000 Moore et al. Feb 2005 A1
20050056550 Lee et al. Mar 2005 A1
20050059324 Lee et al. Mar 2005 A1
20050133379 Basol et al. Jun 2005 A1
20050173260 Basol et al. Aug 2005 A1
20050178743 Manens et al. Aug 2005 A1
20050196963 Lee Sep 2005 A1
20060042956 Lee et al. Mar 2006 A1
20060163083 Andricacos et al. Jul 2006 A1
Foreign Referenced Citations (18)
Number Date Country
0459397 Dec 1991 EP
1 123 956 Aug 2001 EP
1241129 Sep 1989 JP
06120182 Apr 1994 JP
10335305 Dec 1998 JP
11-145273 May 1999 JP
2000-269318 Sep 2000 JP
2001077117 Mar 2001 JP
2002-093758 Mar 2002 JP
516471 Jan 2003 TW
WO-0026443 May 2000 WO
WO-0028586 May 2000 WO
WO-0032356 Jun 2000 WO
WO-0059008 Oct 2000 WO
WO-0059682 Oct 2000 WO
WO-02064314 Aug 2002 WO
02085570 Oct 2002 WO
0372672 Sep 2003 WO
Related Publications (1)
Number Date Country
20060199351 A1 Sep 2006 US
Divisions (1)
Number Date Country
Parent 10230628 Aug 2002 US
Child 11413256 US