Claims
- 1. A method for forming one wiring connection for vertical and planar transistors in an electrical circuit on a substrate, the substrate having a surface including regions comprising vertical transistors formed therein and other regions comprising planar transistors formed therein, comprising:
forming a vertical transistor on a sidewall of a trench formed within the surface, having a vertical gate formed within the trench and extending above the surface; growing a planar gate oxide over both the surface and the vertical gate; depositing a conductive layer on the surface; forming an etch mask on top of the conductive layer, the etch mask exposing the regions comprising vertical transistors formed therein and covering the regions comprising planar transistors formed therein; etching the conductive layer in the exposed regions; removing the etch mask; forming a thick oxide layer on the surface; removing the thick oxide layer from the regions comprising planar transistors formed therein and from the vertical gate; and forming a conductor above and contacting the vertical gate, wherein the conductor is insulated from doped regions adjacent the trench by the thick oxide layer.
- 2. The method of claim 1, where the step of removing the thick oxide layer comprises:
forming a second etch mask on top of the thick oxide layer, the second etch mask exposing the regions comprising planar transistors formed therein and covering the regions comprising vertical transistor formed therein; and etching the thick oxide layer in the exposed regions; removing the second etch mask; and planarizing the thick oxide layer remaining after the etch by chemical mechanical polishing.
- 3. The method of claim 1, where the step of removing of the thick oxide layer comprises:
chemical mechanical polishing the thick oxide layer down to the level of the vertical gate extending above the surface in the regions comprising vertical transistors formed therein and down to the conductive layer in regions comprising planar devices formed therein.
- 4. The method of claim 1, where the thick oxide layer is formed with a non-conformal deposition and where the method further comprises:
forming a second etch mask on top of the thick oxide layer, the second etch mask exposing the regions comprising planar transistors formed therein and covering the regions comprising vertical transistor formed therein; and etching the thick oxide layer in the exposed regions; removing the second etch mask; and performing a blanket etch on the thick oxide layer to expose the vertical gate extending above the surface.
- 5. The method of claim 1 wherein the thick oxide layer is in the range of 20 to 150 nm in thickness.
- 6. The method of claim 1 wherein the electrical circuit comprises a capacitor and vertical transistor gate formed within the trench and at least one doped region formed adjacent the trench.
- 7. The method of claim 1 wherein the planar devices comprise a sense amplifier.
- 8. The method of claim 1 wherein the thick oxide layer is formed from an HDP deposition.
- 9. The method of claim 1 wherein the thick oxide layer is formed using TEOS deposition.
- 10. The method of claim 2 wherein the first etch mask and the second etch mask are complimentary.
- 11. The method of claim 1, wherein the vertical gate is formed of polysilicon.
- 12. The method of claim 1, wherein the conductive layer is formed of polysilicon, tungsten, tungsten nitride, titanium, titanium nitride, or a silicide.
- 13. The method of claim 1 wherein the conductor is substantially planar.
- 14. The method of claim 1 wherein the etch mask comprises an insulator and a photoresist material.
- 15. The method of claim 14 wherein the insulator comprises an oxide or a nitride.
- 16. A memory cell array comprising:
an array region; and a support region; wherein the array region comprises:
an active trench having a gate polysilicon layer formed therein and having a gate oxide formed on a sidewall thereof, the gate polysilicon having a stud protruding above bulk silicon surrounding said trench; a doped region formed within bulk silicon adjacent the trench; and an oxide layer formed over the bulk silicon adjacent the trench; wherein the support region comprises:
a planar transistor having a first and second doped region formed within bulk silicon, and having a gate oxide formed above the bulk silicon adjacent the first and second doped regions; and a polysilicon layer formed above the gate oxide; and wherein the memory cell array further comprises an isolation trench adjacent the active trench, the oxide layer overlies a portion of the isolation trench; and the polysilicon overlies a portion of the isolation trench and being adjacent the oxide layer.
- 17. The memory cell array of claim 16 wherein the isolation trench electrically isolates the array region from the support region.
- 18. The memory cell array of claim 16 further comprising a capacitor having a first electrode formed within the active trench and having a second electrode formed from a buried plate within the bulk silicon.
- 19. The memory cell array of claim 16 wherein the oxide layer and the polysilicon layer are patterned complimentarily.
- 20. The memory cell array of claim 16 further comprising:
a conductor layer overlying a portion of the oxide layer and a portion of the polysilicon layer; and a nitride layer overlying the conductor layer, wherein the nitride layer is substantially planar.
- 21. The memory cell array of claim 16 further comprising:
a trench top oxide layer formed within the active trench, wherein the trench top oxide layer and the oxide layer are separately formed layers.
- 22. The memory cell array of claim 16 wherein the oxide layer is in the range of about 20 nm to 150 nm in thickness.
- 23. The memory cell array of claim 16 wherein the conductor layer electrically connects the gate polysilicon of multiple transistors formed within multiple active trenches.
- 24. The memory cell array of claim 16 wherein the isolation trench is filled with an oxide.
- 25. The memory cell array of claim 16 wherein a gate oxide is formed on two wall of the active trench and two doped regions are formed adjacent the active trench.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application is related to co-pending, co-assigned patent application, attorney docket number 01 P 11025 US, which application is incorporated herein by reference.