Claims
- 1. A method for forming an extended metal gate and a self-aligned contact comprising the steps of:a. providing a semiconductor structure (11); said semiconductor structure having a gate dielectric layer thereon; said gate dielectric layer having a gate silicon layer thereon; said gate silicon layer having a doped silicon oxide layer thereon; said doped silicon oxide layer having a disposable gate layer thereon; b. patterning said disposable gate layer; said doped silicon oxide layer, said gate silicon layer, said gate dielectric layer and semiconductor structure to form trenches for shallow trench isolation; c. forming shallow trench isolation (STI) structures by depositing and planarizing a first dielectric layer in the trenches; d. patterning said disposable gate layer, said doped silicon oxide layer, said gate silicon layer and said gate dielectric layer to form gate structure having sidewalls; e. forming dielectric spacers on said sidewalls of said gate structure; f. forming a gapfill layer over said semiconductor structure and said gate structure and planarizing said gapfill layer stopping on said disposable gate layer; g. forming a silicon nitride layer on said disposable gate layer and said gapfill layer; h. forming a second dielectric layer over said silicon nitride layer; i. patterning said second dielectric layer to form a trench over said gate structure; said trench having a width greater than the width of said gate structure; j. removing said silicon nitride layer in a bottom of said trench; k. removing said disposable gate layer; whereby said doped silicon oxide layer is exposed; l. removing said doped silicon oxide layer using an etch selective to undoped silicon oxide; whereby said gate silicon layer is exposed; m. forming a barrier layer over said gate silicon layer; and n. forming a metal gate layer on said barrier layer.
- 2. The method of claim 1 wherein said gate dielectric layer comprises a material having a dielectric constant of greater than 3.
- 3. The method of claim 1 wherein said gate silicon layer comprises polycrystalline silicon (polysilicon).
- 4. The method of claim 1 wherein said gate silicon layer comprises amorphous silicon.
- 5. The method of claim 1 wherein said doped silicon oxide layer comprises phosphosilicate glass (PSG).
- 6. The method of claim 1 wherein said doped silicon oxide layer comprises borophosphosilicate glass (BPSG).
- 7. The method of claim 1 wherein said disposable gate layer comprises silicon nitride.
- 8. The method of claim 1 wherein said gapfill layer comprises undoped silicon oxide.
- 9. The method of claim 1 wherein said second dielectric layer comprises undoped silicon oxide.
- 10. The method of claim 1 whereby said doped silicon oxide layer is removed using anhydrous HF vapor.
- 11. The method of claim 10 whereby the anhydrous HF vapor has a selectivity of doped silicon oxide to undoped silicon oxide of greater than 50:1.
Parent Case Info
This is a division of patent application Ser. No. 09/502,036, filing date Feb. 11, 2000, now U.S. Pat. No. 6,303,447, Method For Forming An Extended Metal Gate Using A Damascene Process, assigned to the same assignee as the present invention.
US Referenced Citations (13)