The present application claims priority to Korean patent application number 10-2006-0066319, filed on Jul. 14, 2006, which is incorporated by reference in its entirety.
The present invention relates to a memory device. More particularly, the present invention relates to a method for forming a fine pattern of a semiconductor device with an improved double exposure technology.
During a photolithography process of a semiconductor device fabrication process, circuit patterns are generally formed over a semiconductor substrate by employing many masks. The photolithography process refers to a process that transfers light onto a photoresist film deposited over a semiconductor substrate via a pattern formed over a mask/reticle to selectively expose the photoresist film. In order to transfer the pattern over a mask/reticle to a semiconductor substrate, a photolithography apparatus for the photolithography process loads a semiconductor substrate into a wafer stage and aligns the loaded semiconductor substrate through an alignment key formed in a scribe lane of the mask/reticle.
Embodiments of the present invention are directed to a method for forming a fine pattern of semiconductor devices with a modified double patterning layout. According to one embodiment, the modified double patterning layout has two separated layouts sharing an overlapping portion with each other.
In one embodiment of the present invention, a method for forming a fine pattern of a semiconductor device, the method comprises: depositing a photoresist film over an underlying layer formed over a semiconductor substrate; performing a first exposure process using a first exposure mask to form a first photoresist pattern, the first exposure mask defining a first exposure pattern and a second exposure pattern, the first exposure pattern finer than the second exposure pattern; depositing a photoresist film over an entire surface of the resultant including the first photoresist pattern; performing a second exposure process using a second exposure mask to form a second photoresist pattern, the second exposure mask defining a third exposure pattern and a fourth exposure pattern, the third exposure pattern finer than the fourth exposure pattern and disposed between the neighboring first exposure patterns, the fourth exposure pattern overlapped with a portion of the second exposure pattern; and patterning the underlying layer using the first photoresist pattern and the second photoresist pattern.
In one embodiment, a method for forming a fine pattern of a semiconductor device, the method comprising: forming a first hard mask layer to a fifth hard mask layer over a semiconductor substrate having a nitride film; forming a first photoresist film pattern over the fifth hard mask layer by using a first mask having a first pattern for forming a fine pattern and a second pattern for forming a connected pattern; etching the fifth hard mask layer by using the first photoresist film pattern to form a fifth hard mask layer pattern; forming a second photoresist film pattern over the fourth hard mask layer including the fifth hard mask layer pattern by using a second mask having a third pattern for forming a fine pattern and a fourth pattern for forming the connected pattern, wherein the first photoresist film pattern and the second photoresist film pattern include a given overlapping portion to form the connected pattern; and selectively etching the fourth hard mask layer to the first hard mask layer by using the first photoresist film pattern and the second photoresist film pattern to form the fine pattern and the connected pattern over the semiconductor substrate.
a is a simplified layout according to a method for forming a fine pattern of a semiconductor device.
b and 1c are simulation results by using the layout of
a is a simplified first double patterning layout according to a method for forming a fine pattern of a semiconductor device.
b is a simplified second double patterning layout according to a method for forming a fine pattern of a semiconductor device.
c is a simplified combined layout with the first and second double patterning layouts according to a method for forming a fine pattern of a semiconductor device.
a is a simplified first double patterning layout according to an embodiment of a present invention.
b is a simplified second double patterning layout according to an embodiment of a present invention.
c is a simplified combined layout with the first and second double patterning layouts of
d is a simulation result by using the first double patterning layout of
e is a simulation result by using the second double patterning layout of
f is a simulation result for the double patterning by using the first and second double patterning layouts of
a to 4h are simplified cross-sectional views illustrating a method for forming a fine pattern of a semiconductor device according to an embodiment of the present invention.
The present invention relates to methods for forming a fine pattern of semiconductor devices with a modified double patterning layout. The modified double patterning layout has two separated layouts sharing an overlapping portion with each other. Accordingly, the modified double patterning layout provides a considerable process margin to get over the pitch limit according to the wavelength of light and to properly control the overlay of the double patterning process.
a illustrates a simplified layout of a pattern formed over a mask/reticle according to a method for forming a fine pattern of a semiconductor device.
Referring to
Since the immersion exposure apparatus is very expensive, high initial investment cost is required to install the immersion exposure apparatus. Without employing the immersion exposure apparatus, the limitation on the wavelength of light is get over by using a double exposure technique. Since the double exposure technique divides the original layout into two separated layouts, the pitch of a pattern to be exposed increases twice. That is, a systematic cell region is divided into two parts, and the exposing process for each part is then performed to increase twice of the pitch of the pattern to be exposed.
a shows a first double patterning layout for a first mask/reticle according to a method for forming a fine pattern of a semiconductor device.
The double pattering process with the simply split layouts is fit for the simple structure. In complex structure, the overlay margin may be insufficient. That is, in this double patterning process, the pattern separation may occur between the first pattern and the second pattern, which are respectively formed by using the first double patterning layout and the second double patterning layout. In other words, the systematically separated patterns in the cell region have the process margin while the connected pattern in the core/peripheral circuit region may have a lack of the process margin. Here, the ‘connected pattern’ refers to a pattern connected with a first pattern and a second pattern in which the first pattern and the second pattern are formed by using the first and second double patterning layouts. As shown in
a shows a simplified first double patterning layout according to one embodiment of the present invention. The first double patterning layout includes a first portion corresponding to a fine pattern and a second portion corresponding to a connected pattern.
c shows a combined layout with the first double patterning layout and the second double patterning layout.
a to 4h are simplified cross-sectional views illustrating a method for forming a fine pattern of a semiconductor device according to an embodiment of the present invention. A nitride film 102 serving as an etching mask for a semiconductor substrate 100 is formed over the semiconductor substrate 100. An amorphous carbon layer 104 is formed over the nitride film 102. A first SiON layer 106, a first polysilicon layer 108, a second SiON layer 110, and a second polysilicon layer 112 serving as a hard mask are formed over the amorphous carbon layer 104. In one embodiment of the present invention, the second SiON layer 110 plays a role of barrier between the first polysilicon layer 108 and the second polysilicon layer 112. In addition, the first SiON 106 serves as a hard mask with high etching selectivity in an etching process for the amorphous carbon layer 104.
Referring to
Referring to
Referring to
Referring to
As described above, the double patterning layout is modified according to embodiments of the present invention to increase twice of the pitch capable of being exposed. As a result, the limitation on the wavelength of UV light can be overcome. In addition, the connected pattern as well as the fine pattern can be effectively formed with the considerable process margin. Accordingly, the present invention provides the yield and reliability of the device.
The above embodiments of the present invention are illustrative and not limitative. Various alternatives and equivalents are possible. The invention is not limited by the type of deposition, etching polishing, and patterning steps described herein. Nor is the invention limited to any specific type of semiconductor device. For example, the present invention may be implemented in a dynamic random access memory (DRAM) device or in a non volatile memory device. Other additions, subtractions, or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
10-2006-0066319 | Jul 2006 | KR | national |
Number | Name | Date | Kind |
---|---|---|---|
5741625 | Bae et al. | Apr 1998 | A |
5925578 | Bae | Jul 1999 | A |
6716761 | Mitsuiki | Apr 2004 | B2 |
Number | Date | Country |
---|---|---|
10-1998-0005323 | Mar 1998 | KR |
1020000047051 | Jul 2000 | KR |
1020040046702 | Jun 2004 | KR |
Number | Date | Country | |
---|---|---|---|
20080026327 A1 | Jan 2008 | US |