Doug Barlage et al., “High-Frequency Response of 100nm integrated CMOS Transistors with High-K Gate Dielectrics”, 2001 IEEE, 4 pages. |
Robert Chau et al., A 50nm Depleted-Substrate CMOS Transistor (DST), 2001 IEEE, 4 pages. |
Lu et al., “Dual-Metal Gate Technology for Deep-Submicron CMOS Devices”, dated Apr. 29, 2003, 1 page. |
Schwantes et al., “Performance Improvement of Metal Gate CMOS Technologies with Gigabit Feature Sizes”, Technical University of Hanburg-Harburg, 5 pages. |
Chau et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/082,530, Filed Feb. 22, 2002. |
Parker et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/285,915, Filed Oct. 31, 2002. |
Chau et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/288,043, Filed Nov. 5, 2002. |
Parker et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/315,268, Filed Dec. 10, 2002. |
Doczy et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/338,174, Filed Jan. 7, 2003. |
Brask et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/387,303, Filed Mar. 11, 2003. |
Brask et al., “A Method of Making Semiconductor Device Having a High-K Gate Dielectric”, Ser. No. 10/391,816, Filed Mar. 18, 2003. |
Chau et al., “A Method of Making a Semiconductor Device Having a Metal Gate Electrode”, Ser. No. Unknown, Filed May 6, 2003. |
Polishchuk et al., “Dual Workfunction CMOS Gate Technology Based on Metal Interdiffusion,” 1 page. |