Claims
- 1. A method for making reliable interconnect structures on a semiconductor wafer having a first dielectric layer, comprising:
- plasma patterning a first metallization layer over the first dielectric layer;
- forming a second dielectric layer over the first metallization layer and the first dielectric layer;
- forming a plurality of tungsten plugs in the second dielectric layer, such that each of the plurality of tungsten plugs are in electrical contact with the first metallization layer;
- plasma patterning a second metallization layer over the second dielectric layer and the plurality of tungsten plugs, such that at least a gap over at least one of the tungsten plugs is not covered by the second metallization layer and a positive charge is built-up on at least part of the second metallization layer;
- exposing the semiconductor wafer to an electron dose that is configured to neutralize the positive charge that is built-up on the at least part of the second metallization layer; and
- submersing the semiconductor wafer in a basic solution to remove polymer residues caused by the plasma patterning, and the neutralizing of the positive charge is configured to prevent the at least one of the tungsten plugs not covered by the second metallization layer from eroding during the submersing.
- 2. A method for making reliable interconnect structures as recited in claim 1, wherein the basic solution has a pH level that is about 7 or greater.
- 3. A method for making reliable interconnect structures as recited in claim 2, further comprising:
- fixing the electron dose to a range between about 5,000 .mu.C/cm.sup.2 and about 25,000 .mu.C/cm.sup.2.
- 4. A method for making reliable interconnect structures as recited in claim 2, further comprising:
- fixing the electron dose to a range between about 7,500 .mu.C/cm.sup.2 and about 15,000 .mu.C/cm.sup.2.
- 5. A method for making reliable interconnect structures as recited in claim 3, further comprising:
- applying the electron dose for a period of time that is between about 110 seconds and about 560 seconds.
- 6. A method for fabricating an interconnect structure on a semiconductor wafer that has a first dielectric layer, a first patterned metallization layer, a second dielectric layer over the first patterned metallization layer, and a plurality of tungsten plugs formed in the second dielectric layer, the method comprising:
- patterning a second metallization layer that overlies the second dielectric layer and the plurality of tungsten plugs in a plasma etcher, such that the patterning leaves at least one of the plurality of tungsten plugs not completely covered by the second metallization layer, and at least a portion of the second metallization layer, at least one tungsten plug and at least a portion of the first patterned metallization layer is charged to a positive potential;
- exposing an uppermost surface of the semiconductor wafer to an electron dose that is configured to neutralize the positive potential; and
- submersing the semiconductor wafer in a basic solution to remove polymer residues caused by the patterning in the plasma etcher, the neutralizing of the positive potential is configured to prevent the at least one of the tungsten plugs from eroding during the submersing.
- 7. A method for fabricating an interconnect structure on a semiconductor wafer as recited in claim 6, wherein the uppermost surface includes the second metallization layer, the at least one of the plurality of tungsten plugs not completely covered by the second metallization layer after the patterning, and the second dielectric layer.
- 8. A method for fabricating an interconnect structure on a semiconductor wafer as recited in claim 6, wherein the basic cleaning solution has a pH that is 7 or greater.
- 9. A method for fabricating an interconnect structure on a semiconductor wafer as recited in claim 6, further comprising:
- fixing the electron dose to a range between about 5,000 .mu.C/CM.sup.2 and about 25,000 .mu.C/cm.sup.2.
- 10. A method for fabricating an interconnect structure on a semiconductor wafer as recited in claim 6, further comprising:
- fixing the electron dose to a range between about 7,500 .mu.C/cm.sup.2 and about 15,000 .mu.C/cm.sup.2.
- 11. A method for fabricating an interconnect structure on a semiconductor wafer as recited in claim 9, further comprising:
- applying the electron dose for a period of time that is between about 110 seconds and about 560 seconds.
- 12. A method for making reliable interconnect structures on a semiconductor wafer having a first dielectric layer, comprising:
- plasma patterning a first metallization layer over the first dielectric layer;
- forming a second dielectric layer over the first metallization layer and the first dielectric layer;
- forming a plurality of tungsten plugs in the second dielectric layer, such that each of the plurality of tungsten plugs are in electrical contact with the first metallization layer;
- plasma patterning a second metallization layer over the second dielectric layer and the plurality of tungsten plugs, such that at least a gap over at least one of the tungsten plugs is not covered by the second metallization layer and a positive charge is built-up on at least part of the second metallization layer;
- exposing the semiconductor wafer to an electron dose that is configured to neutralize the positive charge that is built-up on the at least part of the second metallization layer, the electron dose being exposed at a range between about 5,000 .mu.C/cm.sup.2 and about 25,000 .mu.C/cm.sup.2 ; and
- submersing the semiconductor wafer in a basic solution to remove polymer residues caused by the plasma patterning.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is related to the following U.S. patent applications: (1) Ser. No. 08/995,660, filed on the same day as the instant application, and entitled "Programmable Semiconductor Structures and Methods for Making the Same"; (2) Ser. No. 08/995,500, filed on the same day as the instant application, and entitled "Semiconductor Pressure Transducer Structures and Methods for Making the Same"; (3) Ser. No. 08/995,679, filed on the same day as the instant application, and entitled "Method and Apparatus for Preventing Electrochemical Erosion of Interconnect Structures"; and (4) Ser. No. 08/995,652, filed on the same day as the instant application, and entitled "Method and Apparatus For Rapidly Discharging Plasma Etched Interconnect Structures." These applications are hereby incorporated by reference.
US Referenced Citations (15)
Non-Patent Literature Citations (2)
Entry |
S.T. Cho, K. Najafi, C.L. Lowman and K.D. Wise, "An Ultrasensitive Silicon Pressure-Based Flowmeter", 1989 IEEE, Center for Integrated Sensors and Circuits, Dept. of Electrical Engineering and Computer Science, University of Michigan, Ann Arbor, MI. |
S. Wolf, Ph.D. and R. Tauber, Ph.D., "Silicon Processing for the VLSI Era", vol. 1: Process Technology, Lattice Press, Sunset Beach, CA. |